



## features

- The high-density wiring by the fine line and pattern is available
- Miniaturization is possible by burying L, C and Strip-line
- By the uses of low dielectric-loss ceramics and low loss conductors, the substrates excel in the high frequency characteristic
- As the thermal expansion coefficient is close to silicon, the substrates are suitable for the bare chip mounting
- By preparing the thermal vias under bare chips, the substrates are excellent in the heat dissipation
- The substrates are outstanding in heat resistance and humidity resistance due to the ceramics used

## construction



## ordering information

|            |                    |     |
|------------|--------------------|-----|
| New Part # | KLC                | AB1 |
| Type       | KOA<br>Ref. Number |     |

## definition

With the high functioning and the advance in down-sizing of electronic equipment, wiring substrates are also required to be highly functioned.

One of the technologies to respond to the high functioning of the substrates is LTCC (Low Temperature Co-fired Ceramics), which is the ceramic multilayer technology that enables the alumina to be fired at a "low temperature" of 900°C or lower by adding glass materials to the alumina while it is fired by a "high temperature" of about 1500°C.

It is the LTCCs important characteristic that low melting point materials like Ag, etc. can be used for the buried conductors for the low temperature firing.

## environmental applications

### Characteristics of Substrate Material

| Parameter                                                | Characteristics       |
|----------------------------------------------------------|-----------------------|
| Bending Strength (MPa)                                   | 250                   |
| Thermal Expansion Coefficient ( $\times 10^{-6}/K$ )     | 5.5                   |
| Thermal Conductivity (W/m • K)                           | 3                     |
| Insulation Resistance ( $\Omega \cdot cm$ )              | $>10^{13}$            |
| Dielectric Constant at 1MHz                              | 7                     |
| Dielectric Loss at 1MHz                                  | $<0.003$              |
| Resistivity of Buried Conductor ( $\mu\Omega \cdot cm$ ) | Ag 2.5                |
| Density (g/cm <sup>3</sup> )                             | 2.8                   |
| Surface Roughness Ra ( $\mu m$ )                         | $<0.4$                |
| Withstanding Voltage (kV/mm)                             | $>15$                 |
| Layer Thickness ( $\mu m$ /Layer)                        | 80, 100, 125 Standard |

## **environmental applications** (continued)

## Characteristics of Substrate Material

| Symbol | Parameter                      | Design Value              |
|--------|--------------------------------|---------------------------|
| A      | Line Width                     | 0.06mm Min.               |
| B      | Line to Line Spacing           | 0.06mm Min.               |
| C      | Via Diameter                   | 0.1mm, 0.15mm, 0.2mm      |
| D      | Via Pad Diameter               | Via diameter +0.05mm Min. |
| E      | Via to Via Spacing             | 0.2mm Min.                |
| F      | Via pad to Line Spacing        | 0.125mm Min.              |
| G      | Part Edge to Conductor Spacing | 0.2mm Min.                |
| H      | Part Edge to Via Spacing       | 0.3mm Min.                |
| J1, J2 | Cavity Width                   | 0.6mm Min.                |
| K1, K2 | Cavity Depth                   | 0.1mm Min.                |
| L      | Wall Thickness of Cavity       | 0.5mm Min.                |
| M      | Shelf Width in the Cavity      | 0.5mm Min.                |

## Surface layer - Inner layer



## Cavity

