

# ULTRA-PRECISION CML DATA AND CLOCK SYNCHRONIZER W/INTERNAL INPUT AND OUTPUT TERMINATION

Precision Edge<sup>®</sup> SY58052U

#### **FEATURES**

- Resynchronizes data to a reference clock
- Guaranteed AC performance over temperature and voltage:
  - DC-to > 10.7Gbps data rate throughput
  - DC-to > 7GHz clock f<sub>MAX</sub>
  - < 190ps Any In-to-Out t<sub>nd</sub>
  - $t_r/t_f < 60ps$
- Ultra low-jitter design:
  - < 1ps<sub>RMS</sub> random jitter
  - < 10ps<sub>PP</sub> deterministic jitter
  - < 10ps<sub>pp</sub> total jitter (clock)
- Internal 50 $\Omega$  input termination
- Unique input termination and V<sub>T</sub> pin accepts DCand AC-coupled inputs (CML, PECL)
- Internal 50 $\Omega$  output source termination
- 400mV CML output swing
- Power supply 2.5V  $\pm$ 5% or 3.3V  $\pm$ 10%
- -40°C to 85°C temperature range
- Available in a 16-pin (3mm × 3mm) MLF® package

#### **APPLICATIONS**

- Data communication systems
- Serial OC-192, OC-192+FEC data-to-clock realignment
- Parallel 10Gbps for OC768
- All SONET OC-3 OC-768 applications
- All Fibre Channel applications
- All GigE applications

# DESCRIPTION

Precision Edge<sup>®</sup>

The SY58052U is an ultra-fast, precision, low jitter datato-clock resynchronizer with a guaranteed maximum data and clock throughput of 10.7Gbps or 7GHz, respectively. The SY58052U is an ideal solution for backplane retiming or retiming after the data passes through long trace lengths. Serial data comes into the data input, and the CML output is synchronous to the input reference clock's rising edge.

The SY58052U differential inputs include a unique, internal termination design that allows access to the termination network through a  $V_T$  pin. This feature allows the device to easily interface to different logic standards, both AC- and DC-coupled, without external resistor-bias and termination networks. The result is a clean, stub-free, low-jitter interface solution. The differential CML output is optimized for  $50\Omega$  environments with internal  $50\Omega$  source termination and a 400mV output swing.

The SY58052U operates from a 2.5V or 3.3V supply and is guaranteed over the full industrial temperature range ( $-40^{\circ}$ C to +85°C). The SY58052U is part of a Micrel's Precision Edge® product family.

All support documentation can be found on Micrel's web site at www.micrel.com.

#### **FUNCTIONAL BLOCK DIAGRAM**



AnyGate and Precision Edge are registered trademarks of Micrel, Inc. *Micro*LeadFrame and MLF are registered trademarks of Amkor Technology, Inc.

#### TYPICAL APPLICATION



# **PACKAGE/ORDERING INFORMATION**



16-Pin MLF® (MLF-16)

# Ordering Information<sup>(1)</sup>

| Part Number                    | Package<br>Type | Operating<br>Range | Package<br>Marking                      | Lead<br>Finish    |
|--------------------------------|-----------------|--------------------|-----------------------------------------|-------------------|
| SY58052UMI                     | MLF-16          | Industrial         | 052U                                    | Sn-Pb             |
| SY58052UMITR <sup>(2)</sup>    | MLF-16          | Industrial         | 052U                                    | Sn-Pb             |
| SY58052UMG <sup>(3)</sup>      | MLF-16          | Industrial         | 052U with<br>Pb-Free bar-line indicator | Pb-Free<br>NiPdAu |
| SY58052UMGTR <sup>(2, 3)</sup> | MLF-16          | Industrial         | 052U with<br>Pb-Free bar-line indicator | Pb-Free<br>NiPdAu |

#### Notes:

- 1. Contact factory for die availability. Dice are guaranteed at  $T_A = 25$  °C, DC electricals only.
- Tape and Reel.
- 3. Pb-Free package recommended for new designs.

# PIN DESCRIPTION

| Pin Number        | Pin Name             | Pin Function                                                                                                                                                                                                                                                                                                  |  |
|-------------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1, 2              | CLK, /CLK            | Differential Input: This input pair is the clock signal that re-times the data signal at DATA, /DATA. Each pin of this pair internally terminates to the $V_{TCLK}$ pin to $50\Omega$ . Note that this input will default to an indeterminate state if left open. See "Input Interface Applications" section. |  |
| 3, 4              | DATA, /DATA          | Differential Input: This input pair is the signal to be synchronized by the CLK, /CLK signal. Each pin of this pair internally terminates to the $V_{TD}$ pin to $50\Omega$ . Note that this input will default to an indeterminate state if left open. See "Input Interface Applications" section.           |  |
| 5                 | VTData               | Input Termination Center-Tap: Each of the two inputs, DATA, /DATA terminates to this pin. The VTData pin provides a center-tap to a termination network for maximum interface flexibility. See "Input Interface Applications" section.                                                                        |  |
| 6                 | /RESET               | TTL/CMOS-Compatible Input: The /RESET input asynchronously forces the Q output to a "0" state whenever it is active low. Possible state changes due to rising edges on CLK, /Cl ignored until /RESET goes inactive high.                                                                                      |  |
| 7, 10, 11, 14, 15 | GND<br>(Exposed Pad) | Ground. Exposed pad must be connected to the same potential as the GND pin.                                                                                                                                                                                                                                   |  |
| 8, 13             | VCC                  | Positive Power Supply. Bypass with 0.1μF   0.01μF low ESR capacitors.                                                                                                                                                                                                                                         |  |
| 12, 9             | Q, /Q                | Differential Output: This CML output pair is the output of the flip-flop. The Data input is transferred to the Q output at the rising edge of CLK (falling edge of /CLK). See "Input Interface Applications" section.                                                                                         |  |
| 16                | VTCLK                | Input Termination Center-Tap: Each of the two inputs, CLK, /CLK terminates to this pin. The VTCLK pin provides a center-tap to a termination network for maximum interface flexibility. See "Input Interface Applications" section.                                                                           |  |

## TRUTH TABLES

| DATA | /DATA | CLK      | /CLK | /RESET | Q                | /Q                |
|------|-------|----------|------|--------|------------------|-------------------|
| Х    | Х     | Х        | Х    | 0      | 0                | 1                 |
| Х    | Х     | 0        | 1    | 1      | Q <sub>N-1</sub> | /Q <sub>N-1</sub> |
| Х    | Х     | 1        | 0    | 1      | Q <sub>N-1</sub> | /Q <sub>N-1</sub> |
| 0    | 1     | <u>_</u> | 7_   | 1      | 0                | 1                 |
| 1    | 0     |          | 7_   | 1      | 1                | 0                 |

# **Absolute Maximum Ratings**(1)

| Supply Voltage (V <sub>CC</sub> ) –0.5V to +4.0V                                |
|---------------------------------------------------------------------------------|
| Input Voltage (V <sub>IN</sub> )0.5V to V <sub>CC</sub>                         |
| CML Output Voltage (V $_{\rm OUT}$ ) V $_{\rm CC}$ –1.0V to V $_{\rm CC}$ +5.0V |
| Termination Current <sup>(3)</sup>                                              |
| Source or Sink Current on V <sub>TD</sub> , V <sub>CLK</sub> ±60mA              |
| Input Current                                                                   |
| Source or Sink Current on D, /D, CLK, /CLK ±30mA                                |
| Lead Temperature (soldering, 20 sec.)+260°C                                     |
| Storage Temperature (T $_{S}$ )65°C to +150°C                                   |

# Operating Ratings<sup>(2)</sup>

| Supply Voltage (V <sub>CC</sub> )                             | . +2.375V to +2.625V |
|---------------------------------------------------------------|----------------------|
|                                                               |                      |
| Ambient Temperature (T <sub>A</sub> )                         | 40°C to +85°C        |
| Package Thermal Resistance <sup>(4)</sup>                     |                      |
| $MLF^{\overline{\mathbb{R}}}\left(	heta_{JA} ight)$ Still-Air |                      |
|                                                               | 61°C/W               |
| MLF <sup>®</sup> (ψ <sub>JB</sub> )                           |                      |
| Junction-to-Board                                             | 38°C/W               |

# DC ELECTRICAL CHARACTERISTICS(5)

 $T_{\Delta} = -40^{\circ}$ C to +85°C, unless otherwise noted.

| Symbol               | Parameter                                              | Condition                       | Min          | Тур | Max                  | Units  |
|----------------------|--------------------------------------------------------|---------------------------------|--------------|-----|----------------------|--------|
| V <sub>CC</sub>      | Power Supply                                           |                                 | 2.375<br>3.0 |     | 2.625<br>3.6         | V<br>V |
| I <sub>cc</sub>      | Power Supply Current                                   | No load, max. V <sub>CC</sub> . |              | 60  | 92                   | mA     |
| R <sub>IN</sub>      | Differential Input Resistance<br>(D, /D or CLK, /CLK)  |                                 | 80           | 100 | 120                  | Ω      |
| V <sub>IH</sub>      | Input HIGH Voltage<br>(D, /D or CLK, /CLK)             | Note 6                          | 1.2          |     | V <sub>CC</sub>      | V      |
| V <sub>IL</sub>      | Input LOW Voltage<br>(D, /D or CLK, /CLK)              | Note 6                          | 0            |     | V <sub>IH</sub> -0.1 | V      |
| V <sub>IN</sub>      | Input Voltage Swing (D, /D or CLK, /CLK)               | Note 6                          | 100          |     |                      | mV     |
| V <sub>DIFF_IN</sub> | Differential Input Voltage Swing  D, /D  or  CLK, /CLK | Note 6<br>See Figure 2a.        | 200          |     |                      | mV     |
| I <sub>IN</sub>      | Input Current<br>(IN, /IN)                             | Note 6<br>See Figure 2b.        |              |     | 21                   | mA     |

#### Notes:

- 1. Permanent device damage may occur if the ratings in the "Absolute Maximum Ratings" section are exceeded. This is a stress rating only and functional operation is not implied for conditions other than those detailed in the operational sections of this data sheet. Exposure to absolute maximum ratings conditions for extended periods may affect device reliability.
- 2. The data sheet limits are not guaranteed if the device is operated beyond the operating ratings.
- 3. Due to the limited drive capability use for input of the same package only.
- 4. Package thermal resistance assumes exposed pad is soldered (or equivalent) to the device's most negative potential on the PCB.  $\psi_{JB}$  uses 4-layer  $\theta_{JA}$  in still-air, unless otherwise stated.
- 5. The circuit is designed to meet the DC specifications shown in the above table after thermal equilibrium has been established.
- Due to the internal termination (see "Input Structures" section) the input current depends on the applied voltages at D, /D and V<sub>TD</sub> inputs, the CLK, /CLK and V<sub>TCLK</sub> inputs or the S, /S and V<sub>TS</sub> inputs. Do not apply a combination of voltages that causes the input current to exceed the maximum limit!

# LVTTL/CMOS DC ELECTRICAL CHARACTERISTICS(7)

 $V_{CC}$  = 2.5V ±5% or 3.3V ±10%;  $T_A$  = -40°C to +85°C; unless otherwise noted.

| Symbol          | Parameter          | Condition | Min  | Тур | Max  | Units |
|-----------------|--------------------|-----------|------|-----|------|-------|
| $V_{IH}$        | Input HIGH Voltage |           | 2.0  |     |      | V     |
| $V_{IL}$        | Input LOW Voltage  |           |      |     | 0.8  | mV    |
| I <sub>IH</sub> | Input HIGH Current |           | -125 |     | 20   | μΑ    |
| I <sub>IL</sub> | Input LOW Current  |           |      |     | -300 | μΑ    |

# CML OUTPUTS DC ELECTRICAL CHARACTERISTICS<sup>(7)</sup>

 $V_{CC}$  = 2.5V ±5% or 3.3V ±10%;  $R_L$  = 100 $\Omega$  across output pair or equivalent;  $T_A$  = -40°C to +85°C; unless otherwise noted.

| Symbol                | Parameter                               | Condition      | Min                    | Тур | Max             | Units |
|-----------------------|-----------------------------------------|----------------|------------------------|-----|-----------------|-------|
| V <sub>OH</sub>       | Output HIGH Voltage Q, /Q               |                | V <sub>CC</sub> -0.020 |     | V <sub>CC</sub> | V     |
| V <sub>OUT</sub>      | Output Voltage Swing Q, /Q              | See Figure 2a. | 325                    | 400 | 550             | mV    |
| V <sub>DIFF_OUT</sub> | Differential Output Voltage Swing Q, /Q | See Figure 2b. | 650                    | 800 | 1000            | mV    |
| R <sub>OUT</sub>      | Output Source Impedance Q, /Q           |                | 40                     | 50  | 60              | Ω     |

# AC ELECTRICAL CHARACTERISTICS(8)

 $V_{CC} = 2.5 \text{V} \pm 5\% \text{ or } 3.3 \text{V} \pm 10\%; \text{ R}_{L} = 100 \Omega \text{ across output pair or equivalent; } T_{A} = -40 ^{\circ}\text{C to} + 85 ^{\circ}\text{C}; \text{ unless otherwise noted.}$ 

| Symbol                          | Parameter                         | Condition                                                                                                     | Min  | Тур | Max      | Units                                |
|---------------------------------|-----------------------------------|---------------------------------------------------------------------------------------------------------------|------|-----|----------|--------------------------------------|
| f <sub>MAX</sub>                | Maximum Operating Frequency       |                                                                                                               | 10.7 |     |          | GHz                                  |
| t <sub>pd</sub>                 | Propagation Delay (CLK-to-Q)      |                                                                                                               | 70   |     | 190      | ps                                   |
| t <sub>RESET</sub>              | Propagation Delay<br>(RESET-to-Q) | $V_{TH} = V_{CC}/2$                                                                                           |      |     | 600      | ps                                   |
| t <sub>S</sub>                  | Set-Up Time                       |                                                                                                               | 20   |     |          | ps                                   |
| t <sub>H</sub>                  | Hold Time                         |                                                                                                               | 20   |     |          | ps                                   |
| t <sub>RR</sub>                 | Reset Recovery Time               |                                                                                                               | 500  |     |          | ps                                   |
| t <sub>JITTER</sub>             | Random Jitter (RJ)                | Note 9                                                                                                        |      |     | 1        | ps <sub>RMS</sub>                    |
|                                 | Deterministic Jitter (DJ)         | Note 10                                                                                                       |      |     | 10       | ps <sub>PP</sub>                     |
|                                 | Total Jitter (TJ)                 | 10GHz Clock, 1× 10 <sup>-12</sup> BER, <b>Note 11</b><br>10GHz Data, 1× 10 <sup>-12</sup> BER, <b>Note 11</b> |      |     | 10<br>14 | ps <sub>PP</sub><br>ps <sub>PP</sub> |
| t <sub>r</sub> , t <sub>f</sub> | Rise/Fall Times (20% to 80%)      | At full output swing.                                                                                         | 20   | 30  | 60       | ps                                   |

#### Notes:

- 7. The circuit is designed to meet the DC specifications shown in the above table after thermal equilibrium has been established.
- Measured with 100mV input swing. See "Timing Diagrams" section for definition of parameters. High-frequency AC-parameters are guaranteed by design and characterization.
- 9. RJ is measured with a K28.7 comma detect character pattern, measured at 10.7Gbps and 2.5Gbps.
- 10. DJ is measured at 10.7Gbps and 2.5Gbps, with both K28.5 and 2<sup>23</sup>–1 PRBS pattern
- 11. Total jitter definition: with an ideal clock input frequency of ≤ f<sub>MAX</sub>, no more than one output edge in 10<sup>12</sup> output edges will deviate by more than the specified peak-to-peak jitter value.

## TYPICAL OPERATING CHARACTERISTICS

 $V_{CC}$  = 3.3V, GND = 0V, CLK = 400mV, D = 400mV,  $T_A$  = 25°C.



TIME (500ps/div.)



TIME (100ps/div.)



TIME (20ps/div.)





TIME (200ps/div.)



Tivic (ooporaiv.)



TIME (20ps/div.)



# **TIMING DIAGRAM**



#### INPUT AND OUTPUT STAGE INTERNAL TERMINATION



Figure 1a. Simplified Differential Input Stage



Figure 1b. Simplified TTL/CMOS Input



Figure 1c. Simplified Differential Output Stage

#### **OPERATING CHARACTERISTICS**



Figure 2a. Single-Ended Swing



Figure 2b. Differential Swing

**Definition of Single-Ended and Differential Swings** 

## **INPUT INTERFACE APPLICATIONS**



Figure 3a. Static Input Level



Figure 3b. LVDS Interface (DC-Coupled)



Figure 3c. CML Interface (DC-Coupled)

Option:  $V_T$  may be connected to  $V_{CC}$ .



Figure 3d. CML Interface (AC-Coupled)



Figure 3e. LVPECL Interface (DC-Coupled)



Figure 3f. LVPECL Interface (AC-Coupled)

#### RELATED PRODUCT AND SUPPORT DOCUMENTATION

| Part Number           | Function                                                                        | Data Sheet Link                                         |  |  |
|-----------------------|---------------------------------------------------------------------------------|---------------------------------------------------------|--|--|
| SY58016L              | 3.3V 10Gbps Differential CML Line Driver/<br>Receiver with Internal Termination | www.micrel.com/product-info/products/sy58016l.shtml     |  |  |
| SY58051U              | 10.7Gbps AnyGate <sup>®</sup> with Internal Input and Output Termination        | www.micrel.com/product-info/products/sy58051u.shtml     |  |  |
| MLF® Application Note |                                                                                 | www.amkor.com/products/notes_papers/MLF_AppNote_0902.pd |  |  |
| HBW Solutions         | New Products and Applications                                                   | www.micrel.com/product-info/products/solutions.shtml    |  |  |

# 16-PIN *Micro*LeadFrame<sup>®</sup> (MLF-16)





TOP VIEW



#### NOTE

- ALL DIMENSIONS ARE IN MILLIMETERS
- MAX. PACKAGE WARPAGE IS 0.05 mm.
  MAXIMUM ALLOWABE BURRS IS 0.076 mm IN ALL DIRECTIONS.
  PIN #1 ID ON TOP WILL BE LASER/INK MARKED.



PCB Thermal Consideration for 16-Pin MLF® Package (Always solder, or equivalent, the exposed pad to the PCB)

#### Package Notes:

- 1. Package meets Level 2 qualification.
- 2. All parts dry-packaged before shipment.
- 3. Exposed pads must be soldered to a ground for proper thermal management.

#### MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131

TEL + 1 (408) 944-0800 FAX + 1 (408) 474-1000 WEB http://www.micrel.com

The information furnished by Micrel in this data sheet is believed to be accurate and reliable. However, no responsibility is assumed by Micrel for its use. Micrel reserves the right to change circuitry and specifications at any time without notification to the customer.

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is at Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.

© 2005 Micrel, Incorporated.