

Date: - 26 Jul, 2005

Data Sheet Issue:- 3

# Symmetrical Gate Turn-Off Thyristor Type S0500KC25#

# **Absolute Maximum Ratings**

|           | VOLTAGE RATINGS                                 | MAXIMUM<br>LIMITS | UNITS |
|-----------|-------------------------------------------------|-------------------|-------|
| $V_{DRM}$ | Repetitive peak off-state voltage, (note 1)     | 2500              | V     |
| $V_{RSM}$ | Non-repetitive peak off-state voltage, (note 1) | 2600              | V     |
| $V_{RRM}$ | Repetitive peak reverse voltage                 | 100-2000          | V     |
| $V_{RSM}$ | Non-repetitive peak reverse voltage             | 100-2000          | V     |

|                     | RATINGS                                                                     | MAXIMUM<br>LIMITS | UNITS             |
|---------------------|-----------------------------------------------------------------------------|-------------------|-------------------|
| $I_{TGQM}$          | Maximum peak turn-off current, (note 2)                                     | 500               | Α                 |
| Ls                  | Snubber loop inductance, I <sub>TM</sub> =I <sub>TGQM</sub> , (note 2)      | 0.3               | μH                |
| $I_{T(AV)M}$        | Mean on-state current, T <sub>sink</sub> =55°C (note 3)                     | 330               | Α                 |
| I <sub>T(RMS)</sub> | Nominal RMS on-state current, 25°C (note 3)                                 | 640               | Α                 |
| I <sub>TSM</sub>    | Peak non-repetitive surge current t <sub>p</sub> =10ms                      | 4.0               | kA                |
| I <sub>TSM2</sub>   | Peak non-repetitive surge current, (Note 4)                                 | 7.2               | kA                |
| l <sup>2</sup> t    | I <sup>2</sup> t capacity for fusing t <sub>p</sub> =10ms                   | 80                | kA <sup>2</sup> s |
| di/dt <sub>cr</sub> | Critical rate of rise of on-state current, (note 5)                         | 1000              | A/µs              |
| P <sub>FGM</sub>    | Peak forward gate power                                                     | 160               | W                 |
| $P_{RGM}$           | Peak reverse gate power                                                     | 5                 | kW                |
| I <sub>FGM</sub>    | Peak forward gate current                                                   | 100               | Α                 |
| $V_{RGM}$           | Peak reverse gate voltage (note 6)                                          | 18                | V                 |
| t <sub>off</sub>    | Minimum permissible off-time, I <sub>TM</sub> =I <sub>TGQM</sub> , (note 2) | 90                | μs                |
| t <sub>on</sub>     | Minimum permissible on-time                                                 | 20                | μs                |
| T <sub>jop</sub>    | Operating temperature range                                                 | -40 to +125       | °C                |
| $T_{\text{stg}}$    | Storage temperature range                                                   | -40 to +150       | °C                |

#### Notes:-

- 1) V<sub>GK</sub>=-2Volts.
- 2)  $T_i$ =125°C,  $V_D$ =80% $V_{DRM}$ ,  $V_{DM}$ < $V_{DRM}$ ,  $di_{GQ}$ /dt=20A/ $\mu$ s,  $C_S$ =1 $\mu$ F.
- 3) Double-side cooled, single phase; 50Hz, 180° half-sinewave.
- 4) Half-sinewave, t<sub>p</sub>=2ms
- 5) For di/dt>1000A/µs, consult factory.
- 6) May exceed this value during turn-off avalanche period.



# **Characteristics**

|                     | Parameter                                  | MIN  | TYP  | MAX   | TEST CONDITIONS                                                               | UNITS |
|---------------------|--------------------------------------------|------|------|-------|-------------------------------------------------------------------------------|-------|
| $V_{TM}$            | Maximum peak on-state voltage              | -    | 2    | 2.5   | I <sub>G</sub> =2A, I <sub>T</sub> =500A                                      | V     |
| IL                  | Latching current                           | -    | 5    | -     | T <sub>j</sub> =25°C                                                          | Α     |
| I <sub>H</sub>      | Holding current                            | -    | 5    | -     | T <sub>j</sub> =25°C                                                          | Α     |
| dv/dt <sub>cr</sub> | Critical rate of rise of off-state voltage | 1000 | -    | -     | $V_D=80\%V_{DRM}, V_{GR}=-2V$                                                 | V/µs  |
| I <sub>DM</sub>     | Peak off state current                     | -    | -    | 30    | Rated V <sub>DRM</sub> , V <sub>GR</sub> =-2V                                 | mA    |
| I <sub>RM</sub>     | Peak reverse current                       | -    | -    | 60    | Rated V <sub>RRM</sub>                                                        | mA    |
| $I_{GKM}$           | Peak negative gate leakage current         | -    | -    | 200   | V <sub>GR</sub> =-16V                                                         | mA    |
|                     |                                            | -    | 0.9  | -     | T <sub>j</sub> =-40°C                                                         | V     |
| $V_{GT}$            | Gate trigger voltage                       | -    | 8.0  | -     | $T_j$ =25°C $V_D$ =25V, $R_L$ =25m $\Omega$                                   | V     |
|                     |                                            | -    | 0.7  | -     | T <sub>j</sub> =125°C                                                         | V     |
|                     |                                            | -    | 1.5  | 6     | T <sub>j</sub> =-40°C                                                         | Α     |
| $I_{GT}$            | Gate trigger current                       | -    | 0.5  | 2     | $T_j$ =25°C $V_D$ =25V, $R_L$ =25m $\Omega$                                   | Α     |
|                     |                                            | -    | 0.1  | 0.4   | T <sub>j</sub> =125°C                                                         | Α     |
|                     | Delay time                                 | -    | 1.5  | -     | $V_D$ =50% $V_{DRM}$ , $I_{TGQ}$ =500A, $I_{GM}$ =10A, $di_G/dt$ =5A/ $\mu$ s | μs    |
| t <sub>d</sub>      |                                            |      |      |       | $T_j$ =25°C, di/dt=300A/ $\mu$ s, (10% $I_{GM}$ to 90% $V_D$ )                |       |
| t <sub>gt</sub>     | Turn-on time                               | -    | 3.5  | 5     | Conditions as for $t_d$ , (10% $I_{GM}$ to 10% $V_D$ )                        | μs    |
|                     | Fall time                                  | -    | 0.8  | -     | $V_D$ =80% $V_{DRM}$ , $I_{TGQ}$ =500A, $C_S$ =1 $\mu$ F,                     |       |
| t <sub>f</sub>      |                                            |      |      |       | $di_{GQ}/dt$ =20A/ $\mu$ s, $V_{GR}$ =-16V, (90% $I_{TGQ}$ to 10% $IV_{D}$ )  | μs    |
| t <sub>gq</sub>     | Turn-off time                              | -    | 10   | 11    | Conditions as for $t_f$ , (10% $I_{GQ}$ to 10% $I_{TGQ}$ )                    | μs    |
| $I_{gq}$            | Turn-off gate current                      | -    | 185  | -     | Conditions as for t <sub>f</sub>                                              | Α     |
| $Q_{gq}$            | Turn-off gate charge                       | -    | 1200 | 1330  | Conditions as for t <sub>f</sub>                                              | μC    |
| t <sub>tail</sub>   | Tail time                                  | -    | 50   | 75    | Conditions as for $t_f$ , (10% $I_{TGQ}$ to $I_{TGQ}$ <1A)                    | μs    |
| t <sub>gw</sub>     | Gate off-time (see note 3)                 | 150  | -    | -     | Conditions as for t <sub>f/</sub>                                             | μs    |
|                     |                                            | -    | -    | 0.065 | Double side cooled                                                            | K/W   |
| $R_{\text{thJK}}$   | Thermal resistance junction to sink        | -    | -    | 0.24  | Cathode side cooled                                                           | K/W   |
|                     |                                            | -    | -    | 0.09  | Anode side cooled                                                             | K/W   |
| F                   | Mounting force                             | 4.5  | -    | 9.0   | (see note 2)                                                                  | kN    |
| $W_t$               | Weight                                     | -    | 120  | _     |                                                                               | g     |

#### Notes:-

- Unless otherwise indicated T<sub>j</sub>=125°C.
  For other clamping forces, consult factory.
  The gate off-time is the period during which the gate circuit is required to remain low impedance to allow for the passage of tail current.

#### Notes on ratings and characteristics.

# 1. Maximum Ratings.

#### 1.1 Off-state voltage ratings.

Unless otherwise indicated, all off-state voltage ratings are given for gate conditions as diagram 1. For other gate conditions see the curves of figure 5. It should be noted that  $V_{DRM}$  is the repeatable peak voltage which may be applied to the device and does not relate to a DC operating condition. While not given in the ratings,  $V_{DC}$  should ideally be limited to 60%  $V_{DRM}$  in this product.



#### 1.2 Reverse voltage rating.

All devices in this series have a minimum  $V_{RRM}$  of 100 Volts. If specified at the time of order, a  $V_{RRM}$  up to  $80\%V_{DRM}$  is available.

#### 1.3 Peak turn-off current.

The figure given in maximum ratings is the highest value for normal operation of the device under conditions given in note 2 of ratings. For other combinations of  $I_{TGQ}$ ,  $V_D$  and  $C_s$  see the curves of figures 15 & 16. The curves are effective over the normal operating range of the device and assume a snubber circuit equivalent to that given in diagram 2. If a more complex snubber, such as an Underland circuit, is employed then the equivalent  $C_S$  should be used and  $L_s < 0.3 \mu H$  must be ensured for the curves to be applied.



# 1.4 R.M.S and average current.

Measured as for standard thyristor conditions, double side cooled, single phase, 50Hz, 180° half-sinewave. These are included as a guide to compare the alternative types of GTO thyristors available, values can not be applied to practical applications, as they do not include switching losses.

# 1.5 Surge rating and I<sup>2</sup>t.

Ratings are for half-sinewave, peak value against duration is given in the curve of figure 3.

# 1.6 Snubber loop inductance.

Use of GTO thyristors with snubber loop inductance,  $L_s$ <0.3 $\mu$ H implies no dangerous  $V_s$  voltages (see diagrams 2 & 3) can be applied, provided the other conditions given in note 1.3 are enforced. Alternatively  $V_s$  should be limited to 700 Volts to avoid possible device failure.



#### 1.7 Critical rate of rise of on-state current

The value given is the maximum repetitive rating, but does not imply any specific operating condition. The high turn-on losses associated with limit di/dt would not allow for practical duty cycle at this maximum condition. For special pulse applications, such as crowbars and pulse power supplies, a much higher di/dt is possible. Where the device is required to operate with infrequent high current pulses, with <u>natural</u> commutation (i.e. not gate turn-off), then di/dt>3kA/µs is possible. For this type of operation individual specific evaluation is required.

#### 1.8 Gate ratings

The absolute conditions above which the gate may be damaged. It is permitted to allow  $V_{GK(AV)}$  during turn-off (see diagram 10) to exceed  $V_{RGM}$  which is the implied DC condition.

#### 1.9 Minimum permissible off time.

This time relates specifically to re-firing of device (see also note on gate-off time 2.7). The value given in the ratings applies only to operating conditions of ratings note 2. For other operating conditions see the curves of figure 18.

# 1.10 Minimum permissible on-time.

Figure is given for minimum time to allow complete conduction of all the GTO thyristor islands. Where a simple snubber, of the form given in diagram 1. (or any other non-energy recovery type which discharges through the GTO at turn-on) the actual minimum on-time will usually be fixed by the snubber circuit time constant, which must be allowed to fully discharge before the GTO thyristor is turned off. If the anode circuit has di/dt<10A/µs then the minimum on-time should be increased, the actual value will depend upon the di/dt and operating conditions (each case needs to be assessed on an individual basis).

#### 2 Characteristics

#### 2.1 Instantaneous on-state voltage

Measured using a 500µs square pulse, see also the curves of figure 2 for other values of I<sub>TM</sub>.

#### 2.2 Latching and holding current

These are considered to be approximately equal and only the latching current is measured, type test only as outlined below. The test circuit and wave diagrams are given in diagram 4. The anode current is monitored on an oscilloscope while  $V_D$  is increased, until the current is seen to flow during the un-gated period between the end of  $I_G$  and the application of reverse gate voltage. Test frequency is 100Hz with  $I_{GM}$  &  $I_G$  as for  $t_d$  of characteristic data.



Diagram 4, Latching test circuit and waveforms.

#### 2.3 Critical dv/dt

The gate conditions are the same as for 1.1, this characteristic is for off-state only and does not relate to dv/dt at turn-off. The measurement, type test only, is conducted using the exponential ramp method as shown in diagram 5. It should be noted that GTO thyristors have a poor static dv/dt capability if the gate is open circuit or  $R_{GK}$  is high impedance. Typical values: -  $dv/dt < 30V/\mu s$  for  $R_{GK} > 10\Omega$ .



Diagram 5, Definition of dV/dt.

# 2.4 Off-state leakage.

For  $I_{DRM}$  &  $I_{RRM}$  see notes 1.1 & 1.2 for gate leakage  $I_{GK}$ , the off-state gate circuit is required to sink this leakage and still maintain minimum of -2 Volts. See diagram 6.



# 2.5 Gate trigger characteristics.

These are measured by slowly ramping up the gate current and monitoring the transition of anode current and voltage (see diagram 7). Maximum and typical data of gate trigger current, for the full junction temperature range, is given in the curves of figure 6. Only typical figures are given for gate trigger voltage, however, the curves of figure 1 give the range of gate forward characteristics, for the full allowable junction temperature range. The curves of figures 1 & 6 should be used in conjunction, when considering forward gate drive circuit requirement. The gate drive requirements should always be calculated for lowest junction temperature start-up condition.



Diagram 7, Gate trigger circuit and waveforms.

# 2.6 Turn-on characteristics

The basic circuit used for turn-on tests is given in diagram 8. The test is initiated by establishing a circulating current in  $T_x$ , resulting in  $V_D$  appearing across  $C_c/L_c$ . When the test device is fired  $C_c/L_c$  discharges through DUT and commutates  $T_x$  off, as pulse from  $C_c/L_c$  decays the constant current source continues to supply a fixed current to DUT. Changing value of  $C_c$  &  $L_c$  allows adjustment of  $I_{TM}$  and di/dt respectively,  $V_D$  and i are also adjustable.



Diagram 8, Turn-on test circuit of FT40.

The definitions of turn-on parameters used in the characteristic data are given in diagram 9. The gate circuit conditions  $I_{GM} \& I_{G}$  are fully adjustable,  $I_{GM}$  duration  $10\mu s$ .



Diagram 9, Turn-on wave-diagrams.

In addition to the turn-on time figures given in the characteristics data, the curves of figure 9 give the relationship of  $t_{\rm gt}$  to di/dt and  $l_{\rm GM}$ . The data in the curves of figures 7 & 8, gives the turn-on losses both with and without snubber discharge, a snubber of the form given in diagram 2 is assumed. Only typical losses are given due to the large number of variables which effect  $E_{\rm on}$ . It is unlikely that all negative aspects would appear in any one application, so typical figures can be considered as worst case. Where the turn-on loss is higher than the figure given it will in most cases be compensated by reduced turn-off losses, as variations in processing inversely effect many parameters. For a worst case device, which would also have the lowest turn-off losses,  $E_{\rm on}$  would be 1.5x values given in the curves of figures 7 & 8. Turn-on losses are measured over the integral period specified below:-

$$Eon = \int_{0}^{10\mu s} iv.dt$$

The turn-on loss can be sub-divided into two component parts, firstly that associated with  $t_{\rm gt}$  and secondly the contribution of the voltage tail. For this series of devices  $t_{\rm gt}$  contributes 50% and the voltage tail 50% (These figures are approximate and are influenced by several second order effects). The loss during  $t_{\rm gt}$  is greatly affected by gate current and as with turn-on time (figure 9), it can be reduced by increasing  $l_{\rm GM}$ . The turn-on loss associated with the voltage tail is not effected by the gate conditions and can only be reduced by limiting di/dt, where appropriate a turn-on snubber should be used. In applications where the snubber is discharged through the GTO thyristor at turn-on, selection of discharge resistor will effect  $E_{\rm on}$ . The curves of figure 8 are given for a snubber as shown in diagram 2, with R=5 $\Omega$ , this is the lowest recommended value giving the highest  $E_{\rm on}$ , higher values will reduce  $E_{\rm on}$ .

#### 2.7 Turn-off characteristics

The basic circuit used for the turn-off test is given in diagram 10. Prior to the negative gate pulse being applied constant current, equivalent to  $I_{TGQ}$ , is established in the DUT. The switch  $S_x$  is opened just before DUT is gated off with a reverse gate pulse as specified in the characteristic/data curves. After the period  $t_{gt}$  voltage rises across the DUT, dv/dt being limited by the snubber circuit. Voltage will continue to rise across DUT until  $D_c$  turns-on at a voltage set by the active clamp  $C_c$ , the voltage will be held at this value until energy stored in  $L_x$  is depleted, after which it will fall to  $V_{DC}$ . The value of  $L_x$  is selected to give required  $V_D$  Over the full tail time period. The overshoot voltage  $V_{DM}$  is derived from  $L_c$  and forward voltage characteristic of  $D_C$ , typically  $V_{DM}$ =1.2 $V_D$  to 1.5 $V_D$  depending on test settings. The gate is held reverse biased through a low impedance circuit until the tail current is fully extinguished.



Diagram 10, Turn-off test circuit.

The definitions of turn-off parameters used in the characteristic data are given in diagram 11.



Diagram 11, Turn-off parameter definitions.

In addition to the turn-off figures given in characteristic data, the curves of figures 10, 11 & 12 give the relationship of  $I_{\rm GQ}$   $Q_{\rm GQ}$  and  $t_{\rm gq}$  to turn-off current ( $I_{\rm TGQ}$ ) and  $d_{\rm iGQ}/dt$ . Only typical values of  $I_{\rm GQ}$  are given due to a great dependence upon the gate circuit impedance, which is a function of gate drive design not the device. The  $t_{\rm gq}$  is also, to a lesser extent, affected by circuit impedance and as such the maximum figures given in data assume a good low impedance circuit design. The curves of figures 17 & 18 give the tail time and minimum off time to re-fire device as a function of turn-off current. The minimum off time to re-fire the device is distinct from  $t_{\rm gw}$ , the gate off time given in characteristics. The GTO thyristor may be safely re-triggered when a small amount of tail current is still flowing. In contrast, the gate circuit must remain low impedance until the tail current has fallen to zero or below a level which the higher impedance  $V_{\rm GR}$  circuit can sink without being pulled down below -2 Volts. If the gate circuit is to be switched to a higher impedance before the tail current has reached zero then the requirements of diagram 12 must be applied.



The figure  $t_{gw}$ , as given in the characteristic data, is the maximum time required for the tail current to decay to zero. The figure is applicable under all normal operating conditions for the device; provided suitable gate drive is employed. At lower turn-off current, or with special gate drive considerations, this time may be reduced (each case needs to be considered individually). Typical turn-off losses are given in the curves of figures 13 & 14, the integration period for the losses is nominally taken to the end of the tail time ( $I_{tail}$ <1A) i.e.:-

$$Eoff = \int_{0}^{tgt+ttail} iv.dt.$$

The curves of figure 13 give the turn-off energy for a fixed  $V_D$  with a  $V_{DM}$ =120% $V_D$ , whereas the curves of figure 14 give the turn-off energy with a fixed value of  $V_{DM}$  and  $V_D$ =50% $V_{DRM}$ . The curves are for energy against turn-off current/snubber capacitance with a correction for voltage inset as an additional graph (snubber equivalent to diagram 2 is assumed). From these curves a typical value of turn-off energy for any combination of  $I_{TGQ}/C_s$  and  $V_D$  or  $V_{DM}$  can be derived. Only typical data is included, to allow for the trade-off with on-state voltage ( $V_{TM}$ ) which is a feature of these devices, see diagram 13. When calculating losses in an application, the use of a maximum  $V_{TM}$  and typical  $E_{off}$  will (under normal operating frequencies) give a more realistic value. The lowest  $V_{TM}$  device of this type would have a maximum turn-off energy of 1.5x the figure given in the curves of figures 13 & 14.



#### 2.8 Safe turn-off periphery

The necessity to control dv/dt at tun-off for the GTO thyristor implies a trade-off between  $I_{TGQ}/V_{DM}/C_s$ . This information is given in the curves of figures 15 & 16. The information in these curves should be considered as maximum limits and not implied operating conditions, some margin of 'safety' is advised with the conditions of the curves reserved for occasional excursions. It should be noted that these curves are derived at maximum junction temperature, however, they may be applied across the full operating temperature range of the device provided additional precautions are taken. At very low temperature, (below  $-10^{\circ}$ C) the fall-time of device becomes very rapid and can give rise to very high turn-off voltage spikes, as such it is advisable to reduce snubber loop inductance to <0.2µH to minimise this effect.

# **Curves**

Figure 1 –Forward gate characteristics



Figure 2 - On-state characteristics of Limit device



Figure 3 - Maximum surge and I<sup>2</sup>t Ratings



Figure 4 – Transient thermal impedance



Figure 6 - Gate trigger current



Figure 5 – Typical forward blocking voltage Vs. external gate-cathode resistance



Figure 7 – Typical turn-on energy per pulse (excluding snubber discharge)



Figure 8 – Typical turn-on energy per pulse (including snubber discharge)



Figure 9 - Maximum turn-on time



Figure 10 - Typical peak turn-off gate current



Figure 11 - Maximum gate turn-off charge



Figure 12 - Maximum turn-off time



Figure 13 - Turn-off energy per pulse



Figure 14 - Typical turn-off energy per pulse



Figure 15 - Maximum permissible turn-off current



Figure 16 - Maximum turn-off current



Figure 17 - Maximum tail time



Figure 18 – Minimum off-time to re-fire device



# **Outline Drawing & Ordering Information**



| S0500     | KC           | <b>* *</b>            | #                                              |
|-----------|--------------|-----------------------|------------------------------------------------|
| Fixed     | Fixed        | Fixed Voltage Code    | V <sub>RRM</sub> Code as % of V <sub>DRM</sub> |
| Type Code | Outline Code | V <sub>DRM</sub> /100 | D=80, E=75, F=70, G=65,H=60, J=55, K=50,       |
|           |              | 25                    | L=45, M=40, N=35, P=30, R=25, S=20, T=15,      |
|           |              |                       | V=10, W=5, Y=100V                              |

Typical order code: S0500KC25G - 2500V VDRM, VRRM=65%VDRM (1625V), 37.7mm clamp height capsule.

#### **IXYS Semiconductor GmbH**

Edisonstraße 15 D-68623 Lampertheim Tel: +49 6206 503-0 Fax: +49 6206 503-627

E-mail: marcom@ixys.de

#### **IXYS** Corporation

3540 Bassett Street Santa Clara CA 95054 USA Tel: +1 (408) 982 0700

Fax: +1 (408) 496 0670 E-mail: sales@ixys.net

# An **IXYS** Company

www.westcode.com

www.ixys.com

#### **Westcode Semiconductors Ltd**

Langley Park Way, Langley Park, Chippenham, Wiltshire, SN15 1GE. Tel: +44 (0)1249 444524 Fax: +44 (0)1249 659448

E-mail: WSL.sales@westcode,com

#### **Westcode Semiconductors Inc**

3270 Cherry Avenue Long Beach CA 90807 USA Tel: +1 (562) 595 6971

Fax: +1 (562) 595 8182

E-mail: WSI.sales@westcode.com

The information contained herein is confidential and is protected by Copyright. The information may not be used or disclosed except with the written permission of and in the manner permitted by the proprietors Westcode Semiconductors Ltd.

e interest of product improvement, Westcode reserves the right to change specifications at any time without prior notice.

Devices with a suffix code (2-letter, 3-letter or letter/digit/letter combination) added to their generic code are not necessarily subject to the conditions and limits contained in this report.

© Westcode Semiconductors Ltd.