

## 32-bit Microcontrollers (up to 128 KB Flash and 32 KB SRAM) with Audio and Graphics Interfaces, USB, and Advanced Analog

#### **Operating Conditions**

• 2.3V to 3.6V, -40°C to +105°C, DC to 40 MHz

## Core: 40 MHz MIPS32<sup>®</sup> M4K<sup>®</sup>

- MIPS16e<sup>®</sup> mode for up to 40% smaller code size
- 1.56 DMIPS/MHz (Dhrystone 2.1) performance
- · Code-efficient (C and Assembly) architecture
- Single-cycle (MAC) 32x16 and two-cycle 32x32 multiply

#### **Clock Management**

- 0.9% internal oscillator
- · Programmable PLLs and oscillator clock sources
- Fail-Safe Clock Monitor (FSCM)
- Independent Watchdog Timer
- Fast wake-up and start-up

#### **Power Management**

- Low-power management modes (Sleep, Idle)
- · Integrated Power-on Reset and Brown-out Reset
- 0.5 mA/MHz dynamic current (typical)
- 20 µA IPD current (typical)

## **Audio Interface Features**

- Data communication: I<sup>2</sup>S, LJ, RJ, DSP modes
- Control interface: SPI and I<sup>2</sup>C<sup>™</sup>
- Master clock:
  - Generation of fractional clock frequencies
  - Can be synchronized with USB clock
  - Can be tuned in run-time

## **Advanced Analog Features**

- ADC Module:
  - 10-bit 1.1 Msps rate with one S&H
  - Up to 10 analog inputs on 28-pin devices and 13 analog inputs on 44-pin devices
- Flexible and independent ADC trigger sources
- Charge Time Measurement Unit (CTMU):
  - Supports mTouch™ capacitive touch sensing
  - Provides high-resolution time measurement (1 ns)
  - On-chip temperature measurement capability
- Comparators:
  - Up to three Analog Comparator modules
  - Programmable references with 32 voltage points

- **Timers/Output Compare/Input Capture**
- Five General Purpose Timers:
  - Five 16-bit and up to two 32-bit Timers/Counters
- Five Output Compare (OC) modules
- Five Input Capture (IC) modules
- · Peripheral Pin Select (PPS) to allow function remap
- Real-Time Clock and Calendar (RTCC) module

## **Communication Interfaces**

- · USB 2.0-compliant Full-speed OTG controller
- Two UART modules (10 Mbps)
   Supports LIN 2.0 protocols a
- Supports LIN 2.0 protocols and IrDA<sup>®</sup> support
- Two 4-wire SPI modules (20 Mbps)
- Two I<sup>2</sup>C modules (up to 1 Mbaud) with SMBus support
- Peripheral Pin Select (PPS) to allow function remap
- Parallel Master Port (PMP)

#### **Direct Memory Access (DMA)**

- Four channels of hardware DMA with automatic data size detection
- · Two additional channels dedicated for USB
- Programmable Cyclic Redundancy Check (CRC)

## Input/Output

- 15 mA source/sink on all I/O pins
- 5V-tolerant pins
- Selectable open drain, pull-ups, and pull-downs
- · External interrupts on all I/O pins

## **Qualification and Class B Support**

- AEC-Q100 REVG (Grade 2 -40°C to +105°C) planned
- Class B Safety Library, IEC 60730

#### **Debugger Development Support**

- In-circuit and in-application programming
- 4-wire MIPS<sup>®</sup> Enhanced JTAG interface
- · Unlimited program and six complex data breakpoints
- IEEE 1149.2-compatible (JTAG) boundary scan

| Туре               | SOIC            | SSOP       | SPDIP            | QI      | QFN     |         | VTLA    |         |  |
|--------------------|-----------------|------------|------------------|---------|---------|---------|---------|---------|--|
| Pin Count          | 28              | 28         | 28               | 28      | 44      | 36      | 44      | 44      |  |
| I/O Pins (up to)   | 21              | 21         | 21               | 21      | 34      | 25      | 34      | 34      |  |
| Contact/Lead Pitch | 1.27            | 0.65       | 0.100"           | 0.65    | 0.65    | 0.50    | 0.50    | 0.80    |  |
| Dimensions         | 17.90x7.50x2.65 | 10.2x5.3x2 | 1.365x.285x.135" | 6x6x0.9 | 8x8x0.9 | 5x5x0.9 | 6x6x0.9 | 10x10x1 |  |

Note: All dimensions are in millimeters (mm) unless specified.

## Packages

|                 |      |                                    |                  | Ren             | nappab                                 | le Pe | eriphe               | rals                               |                    |                     |      |     | ÷                                        |      | (si                          |      |          |      |                                 |
|-----------------|------|------------------------------------|------------------|-----------------|----------------------------------------|-------|----------------------|------------------------------------|--------------------|---------------------|------|-----|------------------------------------------|------|------------------------------|------|----------|------|---------------------------------|
| Device          | Pins | Program Memory (KB) <sup>(1)</sup> | Data Memory (KB) | Remappable Pins | Timers <sup>(2)</sup> /Capture/Compare | UART  | SPI/I <sup>2</sup> S | External Interrupts <sup>(3)</sup> | Analog Comparators | USB On-The-Go (OTG) | I²C™ | dWd | DMA Channels<br>(Programmable/Dedicated) | CTMU | 10-bit 1 Msps ADC (Channels) | RTCC | I/O Pins | JTAG | Packages                        |
| PIC32MX110F016B | 28   | 16+3                               | 4                | 20              | 5/5/5                                  | 2     | 2                    | 5                                  | 3                  | N                   | 2    | Y   | 4/0                                      | Y    | 10                           | Y    | 21       | Y    | SOIC,<br>SSOP,<br>SPDIP,<br>QFN |
| PIC32MX110F016C | 36   | 16+3                               | 4                | 24              | 5/5/5                                  | 2     | 2                    | 5                                  | 3                  | Ν                   | 2    | Y   | 4/0                                      | Y    | 12                           | Y    | 25       | Y    | VTLA                            |
| PIC32MX110F016D | 44   | 16+3                               | 4                | 32              | 5/5/5                                  | 2     | 2                    | 5                                  | 3                  | N                   | 2    | Y   | 4/0                                      | Y    | 13                           | Y    | 34       | Y    | VTLA,<br>TQFP,<br>QFN           |
| PIC32MX120F032B | 28   | 32+3                               | 8                | 20              | 5/5/5                                  | 2     | 2                    | 5                                  | 3                  | N                   | 2    | Y   | 4/0                                      | Y    | 10                           | Y    | 21       | Y    | SOIC,<br>SSOP,<br>SPDIP,<br>QFN |
| PIC32MX120F032C | 36   | 32+3                               | 8                | 24              | 5/5/5                                  | 2     | 2                    | 5                                  | 3                  | Ν                   | 2    | Y   | 4/0                                      | Y    | 12                           | Y    | 25       | Y    | VTLA                            |
| PIC32MX120F032D | 44   | 32+3                               | 8                | 32              | 5/5/5                                  | 2     | 2                    | 5                                  | 3                  | N                   | 2    | Y   | 4/0                                      | Y    | 13                           | Y    | 34       | Y    | VTLA,<br>TQFP,<br>QFN           |
| PIC32MX130F064B | 28   | 64+3                               | 16               | 20              | 5/5/5                                  | 2     | 2                    | 5                                  | 3                  | N                   | 2    | Y   | 4/0                                      | Y    | 10                           | Y    | 21       | Y    | SOIC,<br>SSOP,<br>SPDIP,<br>QFN |
| PIC32MX130F064C | 36   | 64+3                               | 16               | 24              | 5/5/5                                  | 2     | 2                    | 5                                  | 3                  | Ν                   | 2    | Υ   | 4/0                                      | Y    | 12                           | Y    | 25       | Y    | VTLA                            |
| PIC32MX130F064D | 44   | 64+3                               | 16               | 32              | 5/5/5                                  | 2     | 2                    | 5                                  | 3                  | N                   | 2    | Y   | 4/0                                      | Y    | 13                           | Y    | 34       | Y    | VTLA,<br>TQFP,<br>QFN           |
| PIC32MX150F128B | 28   | 128+3                              | 32               | 20              | 5/5/5                                  | 2     | 2                    | 5                                  | 3                  | N                   | 2    | Y   | 4/0                                      | Y    | 10                           | Y    | 21       | Y    | SOIC,<br>SSOP,<br>SPDIP,<br>QFN |
| PIC32MX150F128C | 36   | 128+3                              | 32               | 24              | 5/5/5                                  | 2     | 2                    | 5                                  | 3                  | Ν                   | 2    | Y   | 4/0                                      | Y    | 12                           | Y    | 25       | Y    | VTLA                            |
| PIC32MX150F128D | 44   | 128+3                              | 32               | 32              | 5/5/5                                  | 2     | 2                    | 5                                  | 3                  | N                   | 2    | Y   | 4/0                                      | Y    | 13                           | Y    | 34       | Y    | VTLA,<br>TQFP,<br>QFN           |

#### TABLE 1: PIC32MX1XX GENERAL PURPOSE FAMILY FEATURES

Note 1: This device features 3 KB of boot Flash memory.

2: Four out of five timers are remappable.

**3:** Four out of five external interrupts are remappable.

| IABLE 2: PIC    |      |                                    |                  |                 |                                        |        |                      |                                    |                    |                     |      |     |                                          |      |                              |      |          |      |                                 |
|-----------------|------|------------------------------------|------------------|-----------------|----------------------------------------|--------|----------------------|------------------------------------|--------------------|---------------------|------|-----|------------------------------------------|------|------------------------------|------|----------|------|---------------------------------|
|                 |      | ~                                  |                  | Ren             | nappab                                 | DIE PE | eriphe               | erals                              |                    |                     |      |     | <del>q</del>                             |      | els)                         |      |          |      |                                 |
| Device          | Pins | Program Memory (KB) <sup>(1)</sup> | Data Memory (KB) | Remappable Pins | Timers <sup>(2)</sup> /Capture/Compare | UART   | SPI/I <sup>2</sup> S | External Interrupts <sup>(3)</sup> | Analog Comparators | USB On-The-Go (OTG) | I²C™ | dWd | DMA Channels<br>(Programmable/Dedicated) | CTMU | 10-bit 1 Msps ADC (Channels) | RTCC | I/O Pins | Ð¥1ſ | Packages                        |
| PIC32MX210F016B | 28   | 16+3                               | 4                | 19              | 5/5/5                                  | 2      | 2                    | 5                                  | 3                  | Y                   | 2    | Y   | 4/2                                      | Y    | 9                            | Y    | 19       | Y    | SOIC,<br>SSOP,<br>SPDIP,<br>QFN |
| PIC32MX210F016C | 36   | 16+3                               | 4                | 23              | 5/5/5                                  | 2      | 2                    | 5                                  | 3                  | Υ                   | 2    | Υ   | 4/2                                      | Y    | 12                           | Υ    | 23       | Υ    | VTLA                            |
| PIC32MX210F016D | 44   | 16+3                               | 4                | 31              | 5/5/5                                  | 2      | 2                    | 5                                  | 3                  | Y                   | 2    | Y   | 4/2                                      | Y    | 13                           | Y    | 33       | Y    | VTLA,<br>TQFP,<br>QFN           |
| PIC32MX220F032B | 28   | 32+3                               | 8                | 19              | 5/5/5                                  | 2      | 2                    | 5                                  | 3                  | Y                   | 2    | Y   | 4/2                                      | Y    | 9                            | Y    | 19       | Y    | SOIC,<br>SSOP,<br>SPDIP,<br>QFN |
| PIC32MX220F032C | 36   | 32+3                               | 8                | 23              | 5/5/5                                  | 2      | 2                    | 5                                  | 3                  | Y                   | 2    | Y   | 4/2                                      | Y    | 12                           | Y    | 23       | Y    | VTLA                            |
| PIC32MX220F032D | 44   | 32+3                               | 8                | 31              | 5/5/5                                  | 2      | 2                    | 5                                  | 3                  | Y                   | 2    | Y   | 4/2                                      | Y    | 13                           | Y    | 33       | Y    | VTLA,<br>TQFP,<br>QFN           |
| PIC32MX230F064B | 28   | 64+3                               | 16               | 19              | 5/5/5                                  | 2      | 2                    | 5                                  | 3                  | Y                   | 2    | Y   | 4/2                                      | Y    | 9                            | Y    | 19       | Y    | SOIC,<br>SSOP,<br>SPDIP,<br>QFN |
| PIC32MX230F064C | 36   | 64+3                               | 16               | 23              | 5/5/5                                  | 2      | 2                    | 5                                  | 3                  | Υ                   | 2    | Υ   | 4/2                                      | Y    | 12                           | Y    | 23       | Y    | VTLA                            |
| PIC32MX230F064D | 44   | 64+3                               | 16               | 31              | 5/5/5                                  | 2      | 2                    | 5                                  | 3                  | Y                   | 2    | Y   | 4/2                                      | Y    | 13                           | Y    | 33       | Y    | VTLA,<br>TQFP,<br>QFN           |
| PIC32MX250F128B | 28   | 128+3                              | 32               | 19              | 5/5/5                                  | 2      | 2                    | 5                                  | 3                  | Y                   | 2    | Y   | 4/2                                      | Y    | 9                            | Y    | 19       | Y    | SOIC,<br>SSOP,<br>SPDIP,<br>QFN |
| PIC32MX250F128C | 36   | 128+3                              | 32               | 23              | 5/5/5                                  | 2      | 2                    | 5                                  | 3                  | Y                   | 2    | Y   | 4/2                                      | Y    | 12                           | Y    | 23       | Υ    | VTLA                            |
| PIC32MX250F128D | 44   | 128+3                              | 32               | 31              | 5/5/5                                  | 2      | 2                    | 5                                  | 3                  | Y                   | 2    | Y   | 4/2                                      | Y    | 13                           | Y    | 33       | Y    | VTLA,<br>TQFP,<br>QFN           |

TABLE 2: PIC32MX2XX USB FAMILY FEATURES

Note 1: This device features 3 KB of boot Flash memory.

2: Four out of five timers are remappable.

**3:** Four out of five external interrupts are remappable.

#### **Pin Diagrams**













Preliminary





Preliminary





Preliminary



## **Table of Contents**

| 1.0   | Device Overview                                             |     |
|-------|-------------------------------------------------------------|-----|
| 2.0   | Guidelines for Getting Started with 32-bit Microcontrollers |     |
| 3.0   | CPU                                                         |     |
| 4.0   | Memory Organization                                         |     |
| 5.0   | Flash Program Memory                                        | 79  |
| 6.0   | Resets                                                      |     |
| 7.0   | Interrupt Controller                                        |     |
| 8.0   | Oscillator Configuration                                    |     |
| 9.0   | Direct Memory Access (DMA) Controller                       | 105 |
| 10.0  | USB On-The-Go (OTG)                                         |     |
| 11.0  | I/O Ports                                                   |     |
| 12.0  | Timer1                                                      |     |
| 13.0  | Timer2/3, Timer4/5                                          |     |
| 14.0  | Input Capture                                               |     |
| 15.0  |                                                             |     |
| 16.0  |                                                             |     |
| 17.0  | Inter-Integrated Circuit™ (I <sup>2</sup> C™)               |     |
| 18.0  |                                                             |     |
| 19.0  | Parallel Master Port (PMP)                                  |     |
| 20.0  | Real-Time Clock and Calendar (RTCC)                         | 193 |
| 21.0  | 10-bit Analog-to-Digital Converter (ADC)                    |     |
| 22.0  | Comparator                                                  |     |
| 23.0  | Comparator Voltage Reference (CVREF)                        |     |
| 24.0  | Charge Time Measurement Unit (CTMU)                         | 217 |
| 25.0  | Power-Saving Features                                       |     |
| 26.0  | Special Features                                            |     |
| 27.0  | Instruction Set                                             |     |
| 28.0  | Development Support                                         |     |
| 29.0  | Electrical Characteristics                                  |     |
| 30.0  |                                                             |     |
| 31.0  | Packaging Information                                       |     |
| The I | Microchip Web Site                                          |     |
| Custo | omer Change Notification Service                            |     |
| Custo | omer Support                                                |     |
| Read  | der Response                                                |     |
| Prod  | uct Identification System                                   |     |

## TO OUR VALUED CUSTOMERS

It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced.

If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at docerrors@microchip.com or fax the **Reader Response Form** in the back of this data sheet to (480) 792-4150. We welcome your feedback.

#### **Most Current Data Sheet**

To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at:

#### http://www.microchip.com

You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000A is version A of document DS30000).

#### Errata

An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies.

To determine if an errata sheet exists for a particular device, please check with one of the following:

Microchip's Worldwide Web site; <a href="http://www.microchip.com">http://www.microchip.com</a>

Your local Microchip sales office (see last page)

When contacting a sales office, please specify which device, revision of silicon and data sheet (include literature number) you are using.

#### **Customer Notification System**

Register on our web site at www.microchip.com to receive the most current information on all of our products.

#### **Referenced Sources**

This device data sheet is based on the following individual chapters of the *"PIC32 Family Reference Manual"*. These documents should be considered as the general reference for the operation of a particular module or device feature.

| Note: | To acc | ess the docume  | ents listed | below,   |
|-------|--------|-----------------|-------------|----------|
|       | browse | to the docume   | ntation sec | ction of |
|       | the    | Microchip       | web         | site     |
|       | (www.n | nicrochip.com). |             |          |

- Section 1. "Introduction" (DS61127)
- Section 2. "CPU" (DS61113)
- Section 3. "Memory Organization" (DS61115)
- Section 5. "Flash Program Memory" (DS61121)
- Section 6. "Oscillator Configuration" (DS61112)
- Section 7. "Resets" (DS61118)
- Section 8. "Interrupt Controller" (DS61108)
- Section 9. "Watchdog Timer and Power-up Timer" (DS61114)
- Section 10. "Power-Saving Features" (DS61130)
- Section 12. "I/O Ports" (DS61120)
- Section 13. "Parallel Master Port (PMP)" (DS61128)
- Section 14. "Timers" (DS61105)
- Section 15. "Input Capture" (DS61122)
- Section 16. "Output Compare" (DS61111)
- Section 17. "10-bit Analog-to-Digital Converter (ADC)" (DS61104)
- Section 19. "Comparator" (DS61110)
- Section 20. "Comparator Voltage Reference (CVREF)" (DS61109)
- Section 21. "Universal Asynchronous Receiver Transmitter (UART)" (DS61107)
- Section 23. "Serial Peripheral Interface (SPI)" (DS61106)
- Section 24. "Inter-Integrated Circuit™ (I<sup>2</sup>C™)" (DS61116)
- · Section 27. "USB On-The-Go (OTG)" (DS61126)
- Section 29. "Real-Time Clock and Calendar (RTCC)" (DS61125)
- Section 31. "Direct Memory Access (DMA) Controller" (DS61117)
- Section 32. "Configuration" (DS61124)
- Section 33. "Programming and Diagnostics" (DS61129)
- Section 37. "Charge Time Measurement Unit (CTMU)" (DS61167)

NOTES:

## 1.0 DEVICE OVERVIEW

- Note 1: This data sheet summarizes the features of the PIC32MX1XX/2XX family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to the related section of the *"PIC32 Family Reference Manual"*, which is available from the Microchip web site (www.microchip.com/PIC32).
  - Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

This document contains device-specific information for PIC32MX1XX/2XX devices.

Figure 1-1 illustrates a general block diagram of the core and peripheral modules in the PIC32MX1XX/2XX family of devices.

 Table 1-1 lists the functions of the various pins shown in the pinout diagrams.

## FIGURE 1-1: BLOCK DIAGRAM<sup>(1)</sup>



| TABLE 1-1: F | PINOUT I/O DE | SCRIPTIONS |
|--------------|---------------|------------|
|--------------|---------------|------------|

|          |                   | Pin Nu                            | mber <sup>(1)</sup>                    |                                        |             |                |                                                                                                                                                                                                |
|----------|-------------------|-----------------------------------|----------------------------------------|----------------------------------------|-------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin Name | 28-pin<br>QFN     | 28-pin<br>SSOP/<br>SPDIP/<br>SOIC | 36-pin<br>VTLA                         | 44-pin<br>QFN/<br>TQFP/<br>VTLA        | Pin<br>Type | Buffer<br>Type | Description                                                                                                                                                                                    |
| AN0      | 27                | 2                                 | 33                                     | 19                                     | I           | Analog         | Analog input channels.                                                                                                                                                                         |
| AN1      | 28                | 3                                 | 34                                     | 20                                     | I           | Analog         |                                                                                                                                                                                                |
| AN2      | 1                 | 4                                 | 35                                     | 21                                     | I           | Analog         |                                                                                                                                                                                                |
| AN3      | 2                 | 5                                 | 36                                     | 22                                     | I           | Analog         |                                                                                                                                                                                                |
| AN4      | 3                 | 6                                 | 1                                      | 23                                     | I           | Analog         |                                                                                                                                                                                                |
| AN5      | 4                 | 7                                 | 2                                      | 24                                     | I           | Analog         |                                                                                                                                                                                                |
| AN6      |                   | _                                 | 3                                      | 25                                     | I           | Analog         |                                                                                                                                                                                                |
| AN7      | _                 |                                   | 4                                      | 26                                     | I           | Analog         |                                                                                                                                                                                                |
| AN8      | _                 | _                                 | _                                      | 27                                     | I           | Analog         |                                                                                                                                                                                                |
| AN9      | 23                | 26                                | 29                                     | 15                                     | I           | Analog         |                                                                                                                                                                                                |
| AN10     | 22                | 25                                | 28                                     | 14                                     | I           | Analog         |                                                                                                                                                                                                |
| AN11     | 21                | 24                                | 27                                     | 11                                     | I           | Analog         |                                                                                                                                                                                                |
| AN12     | 20 <sup>(2)</sup> | 23 <sup>(2)</sup>                 | 26 <sup>(2)</sup><br>11 <sup>(3)</sup> | 10 <sup>(2)</sup><br>36 <sup>(3)</sup> | - 1         | Analog         |                                                                                                                                                                                                |
| CLKI     | 6                 | 9                                 | 7                                      | 30                                     | I           | ST/CMOS        | External clock source input. Always associated with OSC1 pin function.                                                                                                                         |
| CLKO     | 7                 | 10                                | 8                                      | 31                                     | 0           | _              | Oscillator crystal output. Connects to<br>crystal or resonator in Crystal Oscillator<br>mode. Optionally functions as CLKO in<br>RC and EC modes. Always associated<br>with OSC2 pin function. |
| OSC1     | 6                 | 9                                 | 7                                      | 30                                     | I           | ST/CMOS        | Oscillator crystal input. ST buffer when<br>configured in RC mode; CMOS<br>otherwise.                                                                                                          |
| OSC2     | 7                 | 10                                | 8                                      | 31                                     | I/O         | _              | Oscillator crystal output. Connects to<br>crystal or resonator in Crystal Oscillator<br>mode. Optionally functions as CLKO in<br>RC and EC modes.                                              |
| SOSCI    | 8                 | 11                                | 9                                      | 33                                     | I           | ST/CMOS        | 32.768 kHz low-power oscillator crystal input; CMOS otherwise.                                                                                                                                 |
| SOSCO    | 9                 | 12                                | 10                                     | 34                                     | 0           | —              | 32.768 kHz low-power oscillator crystal output.                                                                                                                                                |
| REFCLKI  | PPS               | PPS                               | PPS                                    | PPS                                    |             | ST             | Reference Input Clock                                                                                                                                                                          |
| REFCLKO  | PPS               | PPS                               | PPS                                    | PPS                                    | 0           | —              | Reference Output Clock                                                                                                                                                                         |
| IC1      | PPS               | PPS                               | PPS                                    | PPS                                    | I           | ST             | Capture Inputs 1-5                                                                                                                                                                             |
| IC2      | PPS               | PPS                               | PPS                                    | PPS                                    | I           | ST             | 1                                                                                                                                                                                              |
| IC3      | PPS               | PPS                               | PPS                                    | PPS                                    | I           | ST             | 1                                                                                                                                                                                              |
|          |                   | PPS                               | PPS                                    | PPS                                    |             | ST             | 1                                                                                                                                                                                              |
| IC4      | PPS               | ггэ                               | FFS                                    | FFS                                    |             | 01             |                                                                                                                                                                                                |

egend: CMOS = CMOS compatible input or output ST = Schmitt Trigger input with CMOS levels TTL = TTL input buffer

O = Output PPS = Peripheral Pin Select

I = Input — = N/A

Note 1: Pin numbers are provided for reference only. See the "Pin Diagrams" section for device pin availability.

**2:** Pin number for PIC32MX1XX devices only.

|          | 1: PIN(           | Pin Nu                            | mber <sup>(1)</sup> |                                 |             |                |                                   |
|----------|-------------------|-----------------------------------|---------------------|---------------------------------|-------------|----------------|-----------------------------------|
| Pin Name | 28-pin<br>QFN     | 28-pin<br>SSOP/<br>SPDIP/<br>SOIC | 36-pin<br>VTLA      | 44-pin<br>QFN/<br>TQFP/<br>VTLA | Pin<br>Type | Buffer<br>Type | Description                       |
| OC1      | PPS               | PPS                               | PPS                 | PPS                             | 0           |                | Output Compare Output 1           |
| OC2      | PPS               | PPS                               | PPS                 | PPS                             | 0           | _              | Output Compare Output 2           |
| OC3      | PPS               | PPS                               | PPS                 | PPS                             | 0           | _              | Output Compare Output 3           |
| OC4      | PPS               | PPS                               | PPS                 | PPS                             | 0           | —              | Output Compare Output 4           |
| OC5      | PPS               | PPS                               | PPS                 | PPS                             | 0           | _              | Output Compare Output 5           |
| OCFA     | PPS               | PPS                               | PPS                 | PPS                             | Ι           | ST             | Output Compare Fault A Input      |
| OCFB     | PPS               | PPS                               | PPS                 | PPS                             | Ι           | ST             | Output Compare Fault B Input      |
| INT0     | 13                | 16                                | 17                  | 43                              | Ι           | ST             | External Interrupt 0              |
| INT1     | PPS               | PPS                               | PPS                 | PPS                             | I           | ST             | External Interrupt 1              |
| INT2     | PPS               | PPS                               | PPS                 | PPS                             | Ι           | ST             | External Interrupt 2              |
| INT3     | PPS               | PPS                               | PPS                 | PPS                             | I           | ST             | External Interrupt 3              |
| INT4     | PPS               | PPS                               | PPS                 | PPS                             | I           | ST             | External Interrupt 4              |
| RA0      | 27                | 2                                 | 33                  | 19                              | I/O         | ST             | PORTA is a bidirectional I/O port |
| RA1      | 28                | 3                                 | 34                  | 20                              | I/O         | ST             | -                                 |
| RA2      | 6                 | 9                                 | 7                   | 30                              | I/O         | ST             | -                                 |
| RA3      | 7                 | 10                                | 8                   | 31                              | I/O         | ST             | -                                 |
| RA4      | 9                 | 12                                | 10                  | 34                              | I/O         | ST             | -                                 |
| RA7      | _                 | _                                 | _                   | 13                              | I/O         | ST             | -                                 |
| RA8      | _                 | _                                 | _                   | 32                              | I/O         | ST             | -                                 |
| RA9      | _                 |                                   |                     | 35                              | I/O         | ST             | -                                 |
| RA10     | —                 | _                                 | _                   | 12                              | I/O         | ST             | -                                 |
| RB0      | 1                 | 4                                 | 35                  | 21                              | I/O         | ST             | PORTB is a bidirectional I/O port |
| RB1      | 2                 | 5                                 | 36                  | 22                              | I/O         | ST             | -                                 |
| RB2      | 3                 | 6                                 | 1                   | 23                              | I/O         | ST             | -                                 |
| RB3      | 4                 | 7                                 | 2                   | 24                              | I/O         | ST             | -                                 |
| RB4      | 8                 | 11                                | 9                   | 33                              | I/O         | ST             | -                                 |
| RB5      | 11                | 14                                | 15                  | 41                              | I/O         | ST             | -                                 |
| RB6      | 12 <sup>(2)</sup> | 15 <sup>(2)</sup>                 | 16 <sup>(2)</sup>   | 42 <sup>(2)</sup>               | I/O         | ST             | -                                 |
| RB7      | 13                | 16                                | 17                  | 43                              | I/O         | ST             | -                                 |
| RB8      | 14                | 17                                | 18                  | 44                              | I/O         | ST             | -                                 |
| RB9      | 15                | 18                                | 19                  | 1                               | I/O         | ST             |                                   |
| RB10     | 18                | 21                                | 24                  | 8                               | I/O         | ST             | 7                                 |
| RB11     | 19                | 22                                | 25                  | 9                               | I/O         | ST             |                                   |
| RB12     | 20 <sup>(2)</sup> | 23 <sup>(2)</sup>                 | 26 <sup>(2)</sup>   | 10 <sup>(2)</sup>               | I/O         | ST             |                                   |
| RB13     | 21                | 24                                | 27                  | 11                              | I/O         | ST             | 1                                 |
| RB14     | 22                | 25                                | 28                  | 14                              | I/O         | ST             |                                   |
| RB15     | 23                | 26                                | 29                  | 15                              | I/O         | ST             | 1                                 |
| Legend:  | CMOS = CI         | MOS compa                         |                     |                                 |             | Analog =       | Analog input P = Power            |
|          | ST = Schm         | itt Trigger in                    | put with CN         | <b>IOS</b> levels               |             | O = Outp       | out I=Input                       |

TABLE 1-1: PINOUT I/O DESCRIPTIONS (CONTINUED)

Note 1: Pin numbers are provided for reference only. See the "Pin Diagrams" section for device pin availability.

**2:** Pin number for PIC32MX1XX devices only.

|             |                        | Pin Nu                                      | mber <sup>(1)</sup> |                                 |             |                     |                                                                                                                             |
|-------------|------------------------|---------------------------------------------|---------------------|---------------------------------|-------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------|
| Pin Name    | 28-pin<br>QFN          | 28-pin<br>SSOP/<br>SPDIP/<br>SOIC           | 36-pin<br>VTLA      | 44-pin<br>QFN/<br>TQFP/<br>VTLA | Pin<br>Type | Buffer<br>Type      | Description                                                                                                                 |
| RC0         | —                      | —                                           | 3                   | 25                              | I/O         | ST                  | PORTC is a bidirectional I/O port                                                                                           |
| RC1         | _                      |                                             | 4                   | 26                              | I/O         | ST                  |                                                                                                                             |
| RC2         | _                      | —                                           | _                   | 27                              | I/O         | ST                  |                                                                                                                             |
| RC3         | —                      | —                                           | 11                  | 36                              | I/O         | ST                  |                                                                                                                             |
| RC4         | _                      | —                                           | _                   | 37                              | I/O         | ST                  |                                                                                                                             |
| RC5         |                        | —                                           | _                   | 38                              | I/O         | ST                  |                                                                                                                             |
| RC6         |                        | —                                           |                     | 2                               | I/O         | ST                  |                                                                                                                             |
| RC7         | —                      | —                                           | _                   | 3                               | I/O         | ST                  |                                                                                                                             |
| RC8         | —                      | —                                           |                     | 4                               | I/O         | ST                  | _                                                                                                                           |
| RC9         |                        | -                                           | 20                  | 5                               | I/O         | ST                  |                                                                                                                             |
| T1CK        | 9                      | 12                                          | 10                  | 34                              |             | ST                  | Timer1 external clock input                                                                                                 |
| T2CK        | PPS                    | PPS                                         | PPS                 | PPS                             |             | ST                  | Timer2 external clock input                                                                                                 |
| T3CK        | PPS                    | PPS                                         | PPS                 | PPS                             |             | ST                  | Timer3 external clock input                                                                                                 |
| T4CK        | PPS                    | PPS                                         | PPS                 | PPS                             |             | ST                  | Timer4 external clock input                                                                                                 |
| T5CK        | PPS                    | PPS                                         | PPS                 | PPS                             |             | ST                  | Timer5 external clock input                                                                                                 |
| U1CTS       | PPS                    | PPS                                         | PPS                 | PPS                             |             | ST                  | UART1 clear to send                                                                                                         |
| U1RTS       | PPS                    | PPS                                         | PPS                 | PPS                             | 0           |                     | UART1 ready to send                                                                                                         |
| U1RX        | PPS                    | PPS                                         | PPS                 | PPS                             | I           | ST                  | UART1 receive                                                                                                               |
| U1TX        | PPS                    | PPS                                         | PPS                 | PPS                             | 0           | —                   | UART1 transmit                                                                                                              |
| U2CTS       | PPS                    | PPS                                         | PPS                 | PPS                             | Ι           | ST                  | UART2 clear to send                                                                                                         |
| U2RTS       | PPS                    | PPS                                         | PPS                 | PPS                             | 0           | —                   | UART2 ready to send                                                                                                         |
| U2RX        | PPS                    | PPS                                         | PPS                 | PPS                             | I           | ST                  | UART2 receive                                                                                                               |
| U2TX        | PPS                    | PPS                                         | PPS                 | PPS                             | 0           | _                   | UART2 transmit                                                                                                              |
| SCK1        | 22                     | 25                                          | 28                  | 14                              | I/O         | ST                  | Synchronous serial clock input/output for SPI1                                                                              |
| SDI1        | PPS                    | PPS                                         | PPS                 | PPS                             | 1           | ST                  | SPI1 data in                                                                                                                |
| SDO1        | PPS                    | PPS                                         | PPS                 | PPS                             | 0           |                     | SPI1 data out                                                                                                               |
| SS1         | PPS                    | PPS                                         | PPS                 | PPS                             | I/O         | ST                  | SPI1 slave synchronization or frame pulse I/O                                                                               |
| SCK2        | 23                     | 26                                          | 29                  | 15                              | I/O         | ST                  | Synchronous serial clock input/output for SPI2                                                                              |
| SDI2        | PPS                    | PPS                                         | PPS                 | PPS                             | 1           | ST                  | SPI2 data in                                                                                                                |
| SDO2        | PPS                    | PPS                                         | PPS                 | PPS                             | 0           |                     | SPI2 data out                                                                                                               |
| SS2         | PPS                    | PPS                                         | PPS                 | PPS                             | I/O         | ST                  | SPI2 slave synchronization or frame pulse I/O                                                                               |
| SCL1        | 14                     | 17                                          | 18                  | 44                              | I/O         | ST                  | Synchronous serial clock input/output for<br>I2C1                                                                           |
| -<br>5<br>7 | ST = Schm<br>FTL = TTL | MOS compa<br>itt Trigger in<br>input buffer | put with CN         | IOS levels                      |             | O = Outp<br>PPS = P | Analog input $P = Power$<br>put $I = Input$<br>eripheral Pin Select $ = N/A$<br>grams" section for device pin availability. |

### TABLE 1-1: PINOUT I/O DESCRIPTIONS (CONTINUED)

**Note 1:** Pin numbers are provided for reference only. See the "**Pin Diagrams**" section for device pin availability.

**2:** Pin number for PIC32MX1XX devices only.

|          |                                        | Pin Nu                                 | mber <sup>(1)</sup>                    |                                 | Pin<br>Type |                      |                                                   |
|----------|----------------------------------------|----------------------------------------|----------------------------------------|---------------------------------|-------------|----------------------|---------------------------------------------------|
| Pin Name | 28-pin<br>QFN                          | 28-pin<br>SSOP/<br>SPDIP/<br>SOIC      | 36-pin<br>VTLA                         | 44-pin<br>QFN/<br>TQFP/<br>VTLA |             | Buffer<br>Type       | Description                                       |
| SDA1     | 15                                     | 18                                     | 19                                     | 1                               | I/O         | ST                   | Synchronous serial data input/output for I2C1     |
| SCL2     | 4                                      | 7                                      | 2                                      | 24                              | I/O         | ST                   | Synchronous serial clock input/output for<br>I2C2 |
| SDA2     | 3                                      | 6                                      | 1                                      | 23                              | I/O         | ST                   | Synchronous serial data input/output for I2C2     |
| TMS      | 19 <sup>(2)</sup><br>11 <sup>(3)</sup> | 22 <sup>(2)</sup><br>14 <sup>(3)</sup> | 25 <sup>(2)</sup><br>15 <sup>(3)</sup> | 12                              | I           | ST                   | JTAG Test mode select pin                         |
| TCK      | 14                                     | 17                                     | 18                                     | 13                              | I           | ST                   | JTAG test clock input pin                         |
| TDI      | 13                                     | 16                                     | 17                                     | 35                              | 0           | —                    | JTAG test data input pin                          |
| TDO      | 15                                     | 18                                     | 19                                     | 32                              | 0           | —                    | JTAG test data output pin                         |
| RTCC     | 4                                      | 7                                      | 2                                      | 24                              | I           | ST                   | Real-Time Clock alarm output                      |
| CVREF-   | 28                                     | 3                                      | 34                                     | 20                              | I           | Analog               | Comparator Voltage Reference (low)                |
| CVREF+   | 27                                     | 2                                      | 33                                     | 19                              | I           | Analog               | Comparator Voltage Reference (high)               |
| CVREFOUT | 22                                     | 25                                     | 28                                     | 14                              | 0           | Analog               | Comparator Voltage Reference output               |
| C1INA    | 4                                      | 7                                      | 2                                      | 24                              | I           | Analog               | Comparator Inputs                                 |
| C1INB    | 3                                      | 6                                      | 1                                      | 23                              | I           | Analog               | 1                                                 |
| C1INC    | 2                                      | 5                                      | 36                                     | 22                              | I           | Analog               | 1                                                 |
| C1IND    | 1                                      | 4                                      | 35                                     | 21                              | I           | Analog               | 7                                                 |
| C2INA    | 2                                      | 5                                      | 36                                     | 22                              | I           | Analog               | 7                                                 |
| C2INB    | 1                                      | 4                                      | 35                                     | 21                              | I           | Analog               | 7                                                 |
| C2INC    | 4                                      | 7                                      | 2                                      | 24                              | I           | Analog               | 7                                                 |
| C2IND    | 3                                      | 6                                      | 1                                      | 23                              | I           | Analog               | 7                                                 |
| C3INA    | 23                                     | 26                                     | 29                                     | 15                              | I           | Analog               | 7                                                 |
| C3INB    | 22                                     | 25                                     | 28                                     | 14                              | I           | Analog               | ]                                                 |
| C3INC    | 27                                     | 2                                      | 33                                     | 19                              | I           | Analog               |                                                   |
| C3IND    | 1                                      | 4                                      | 35                                     | 21                              | I           | Analog               |                                                   |
| C1OUT    | PPS                                    | PPS                                    | PPS                                    | PPS                             | 0           | _                    | Comparator Outputs                                |
| C2OUT    | PPS                                    | PPS                                    | PPS                                    | PPS                             | 0           |                      |                                                   |
| C3OUT    | PPS                                    | PPS                                    | PPS                                    | PPS                             | 0           | _                    |                                                   |
| -        |                                        | MOS compa<br>itt Trigger in            | •                                      | •                               |             | Analog =<br>O = Outr | Analog input P = Power<br>but I = Input           |

 TABLE 1-1:
 PINOUT I/O DESCRIPTIONS (CONTINUED)

Legend: CMOS = CMOS compatible input or output ST = Schmitt Trigger input with CMOS levels TTL = TTL input buffer Analog = Analog inputP = PowerO = OutputI = InputPPS = Peripheral Pin Select-- = N/A

Note 1: Pin numbers are provided for reference only. See the "Pin Diagrams" section for device pin availability.

2: Pin number for PIC32MX1XX devices only.

#### TABLE 1-1: PINOUT I/O DESCRIPTIONS (CONTINUED)

|          |                   | Pin Nu                            | nber <sup>(1)</sup> |                                 |             |                     |                                                                                                    |
|----------|-------------------|-----------------------------------|---------------------|---------------------------------|-------------|---------------------|----------------------------------------------------------------------------------------------------|
| Pin Name | 28-pin<br>QFN     | 28-pin<br>SSOP/<br>SPDIP/<br>SOIC | 36-pin<br>VTLA      | 44-pin<br>QFN/<br>TQFP/<br>VTLA | Pin<br>Type | Buffer<br>Type      | Description                                                                                        |
| PMA0     | 7                 | 10                                | 8                   | 3                               | I/O         | TTL/ST              | Parallel Master Port Address bit 0 input<br>(Buffered Slave modes) and output<br>(Master modes)    |
| PMA1     | 9                 | 12                                | 10                  | 2                               | I/O         | TTL/ST              | Parallel Master Port Address bit 1 input<br>(Buffered Slave modes) and output<br>(Master modes)    |
| PMA2     |                   | —                                 | _                   | 27                              | 0           | —                   | Parallel Master Port address                                                                       |
| PMA3     |                   | —                                 | _                   | 38                              | 0           | _                   | (Demultiplexed Master modes)                                                                       |
| PMA4     |                   | —                                 | _                   | 37                              | 0           | —                   |                                                                                                    |
| PMA5     |                   | —                                 | _                   | 4                               | 0           | _                   |                                                                                                    |
| PMA6     |                   | —                                 | _                   | 5                               | 0           | _                   |                                                                                                    |
| PMA7     |                   | —                                 | _                   | 13                              | 0           | _                   |                                                                                                    |
| PMA8     |                   | —                                 | _                   | 32                              | 0           |                     |                                                                                                    |
| PMA9     |                   | —                                 | _                   | 35                              | 0           |                     |                                                                                                    |
| PMA10    |                   | —                                 | _                   | 12                              | 0           |                     |                                                                                                    |
| PMCS1    | 23                | 26                                | 29                  | 15                              | 0           | —                   | Parallel Master Port Chip Select 1 strobe                                                          |
|          | 20 <sup>(2)</sup> | 23 <sup>(2)</sup>                 | 26 <sup>(2)</sup>   | 10 <sup>(2)</sup>               | 1/0         | TTL/OT              | Parallel Master Port data (Demultiplexed                                                           |
| PMD0     | 1 <sup>(3)</sup>  | 4 <sup>(3)</sup>                  | 35 <b>(3</b> )      | 21 <sup>(3)</sup>               | I/O         | TTL/ST              | Master mode) or address/data                                                                       |
|          | 19 <sup>(2)</sup> | 22 <sup>(2)</sup>                 | 25 <sup>(2)</sup>   | 9 <b>(2</b> )                   | 1/0         | TTL/ST              | (Multiplexed Master modes)                                                                         |
| PMD1     | 2 <sup>(3)</sup>  | 5 <sup>(3)</sup>                  | 36 <sup>(3)</sup>   | 22 <sup>(3)</sup>               | I/O         | 111/51              |                                                                                                    |
| PMD2     | 18 <sup>(2)</sup> | 21 <sup>(2)</sup>                 | 24 <sup>(2)</sup>   | 8 <sup>(2)</sup>                | I/O         | TTL/ST              |                                                                                                    |
| FIVIDZ   | 3( <b>3</b> )     | 6 <sup>(3)</sup>                  | 1 <sup>(3)</sup>    | 23 <sup>(3)</sup>               | 1/0         | 111/31              |                                                                                                    |
| PMD3     | 15                | 18                                | 19                  | 1                               | I/O         | TTL/ST              |                                                                                                    |
| PMD4     | 14                | 17                                | 18                  | 44                              | I/O         | TTL/ST              |                                                                                                    |
| PMD5     | 13                | 16                                | 17                  | 43                              | I/O         | TTL/ST              |                                                                                                    |
| PMD6     | 12 <sup>(2)</sup> | 15 <sup>(2)</sup>                 | 16 <sup>(2)</sup>   | 42 <sup>(2)</sup>               | 1/0         | TTLOT               |                                                                                                    |
|          | 28 <sup>(3)</sup> | 3( <b>3</b> )                     | 34 <sup>(3)</sup>   | 20 <sup>(3)</sup>               | I/O         | TTL/ST              |                                                                                                    |
| PMD7     | 11 <sup>(2)</sup> | 14 <sup>(2)</sup>                 | 15 <sup>(2)</sup>   | 41 <sup>(2)</sup>               | 1/0         | TTL (OT             | -                                                                                                  |
|          | 27 <sup>(3)</sup> | 2 <sup>(3)</sup>                  | 33( <b>3</b> )      | 19 <sup>(3)</sup>               | I/O         | TTL/ST              |                                                                                                    |
| PMRD     | 21                | 24                                | 27                  | 11                              | 0           | —                   | Parallel Master Port read strobe                                                                   |
|          | 22 <sup>(2)</sup> | 25 <sup>(2)</sup>                 | 28 <sup>(2)</sup>   | 14 <sup>(2)</sup>               |             |                     | Derellel Meeter Port write strake                                                                  |
| PMWR     | 4(3)              | 7 <sup>(3)</sup>                  | 2 <sup>(3)</sup>    | 24 <sup>(3)</sup>               | 0           | _                   | Parallel Master Port write strobe                                                                  |
| VBUS     | 12                | 15                                | 16                  | 42                              | I           | Analog              | USB bus power monitor                                                                              |
| VUSB3V3  | 20                | 23                                | 26                  | 10                              | Р           | _                   | USB internal transceiver supply. If the USB module is not used, this pin must be connected to VDD. |
| VBUSON   | 22                | 25                                | 28                  | 14                              | 0           | —                   | USB Host and OTG bus power control output                                                          |
| D+       | 18                | 21                                | 24                  | 8                               | I/O         | Analog              | USB D+                                                                                             |
| D-       | 19                | 22                                | 25                  | 9                               | I/O         | Analog              | USB D-                                                                                             |
|          |                   | VOS compa                         |                     |                                 | •           | Analog =            | Analog input P = Power                                                                             |
|          |                   | tt Trigger in<br>nput buffer      | put with CN         | /IOS levels                     |             | O = Outp<br>PPS = P | but I = Input<br>Peripheral Pin Select — = N/A                                                     |

Note 1: Pin numbers are provided for reference only. See the "Pin Diagrams" section for device pin availability.

**2:** Pin number for PIC32MX1XX devices only.

|                |                                        |                                       | mber <sup>(1)</sup>                    |                                        | NTINUI      |                |                                                                         |  |  |  |
|----------------|----------------------------------------|---------------------------------------|----------------------------------------|----------------------------------------|-------------|----------------|-------------------------------------------------------------------------|--|--|--|
| QF<br>JSBID 1' | 28-pin<br>QFN                          | 28-pin<br>SSOP/<br>SPDIP/<br>SOIC     | 36-pin<br>VTLA                         | 44-pin<br>QFN/<br>TQFP/<br>VTLA        | Pin<br>Type | Buffer<br>Type | Description                                                             |  |  |  |
| USBID          | 11                                     | 14                                    | 15                                     | 41                                     | I           | ST             | USB OTG ID detect                                                       |  |  |  |
| CTED1          | 27                                     | 2                                     | 33                                     | 19                                     | I           | ST             | CTMU External Edge Input                                                |  |  |  |
| CTED2          | 28                                     | 3                                     | 34                                     | 20                                     | I           | ST             | 7                                                                       |  |  |  |
| CTED3          | 13                                     | 16                                    | 17                                     | 43                                     | I           | ST             | 7                                                                       |  |  |  |
| CTED4          | 15                                     | 18                                    | 19                                     | 1                                      | I           | ST             | 7                                                                       |  |  |  |
| CTED5          | 22                                     | 25                                    | 28                                     | 14                                     | I           | ST             | 7                                                                       |  |  |  |
| CTED6          | 23                                     | 26                                    | 29                                     | 15                                     | I           | ST             | 7                                                                       |  |  |  |
| CTED7          | _                                      | —                                     | 20                                     | 5                                      | I           | ST             | 1                                                                       |  |  |  |
| CTED8          | _                                      | _                                     | _                                      | 13                                     | I           | ST             | 1                                                                       |  |  |  |
| CTED9          | 9                                      | 12                                    | 10                                     | 34                                     | I           | ST             | 1                                                                       |  |  |  |
| CTED10         | 14                                     | 17                                    | 18                                     | 44                                     | I           | ST             | 1                                                                       |  |  |  |
| CTED11         | 18                                     | 21                                    | 24                                     | 8                                      | I           | ST             |                                                                         |  |  |  |
| CTED12         | 2                                      | 5                                     | 36                                     | 22                                     | I           | ST             | 1                                                                       |  |  |  |
| CTED13         | 3                                      | 6                                     | 1                                      | 23                                     | I           | ST             |                                                                         |  |  |  |
| CTPLS          | 21                                     | 24                                    | 27                                     | 11                                     | 0           | _              | CTMU Pulse Output                                                       |  |  |  |
| PGED1          | 1                                      | 4                                     | 35                                     | 21                                     | I/O         | ST             | Data I/O pin for Programming/Debugging<br>Communication Channel 1       |  |  |  |
| PGEC1          | 2                                      | 5                                     | 36                                     | 22                                     | Ι           | ST             | Clock input pin for<br>Programming/Debugging<br>Communication Channel 1 |  |  |  |
| PGED2          | 18                                     | 21                                    | 24                                     | 8                                      | I/O         | ST             | Data I/O pin for Programming/Debugging<br>Communication Channel 2       |  |  |  |
| PGEC2          | 19                                     | 22                                    | 25                                     | 9                                      | I           | ST             | Clock input pin for<br>Programming/Debugging<br>Communication Channel 2 |  |  |  |
| PGED3 -        | 11 <sup>(2)</sup><br>27 <sup>(3)</sup> | 14 <sup>(2)</sup><br>2 <sup>(3)</sup> | 15 <sup>(2)</sup><br>33 <sup>(3)</sup> | 41 <sup>(2)</sup><br>19 <sup>(3)</sup> | I/O         | ST             | Data I/O pin for Programming/Debugging<br>Communication Channel 3       |  |  |  |
| PGEC3 -        | 12 <sup>(2)</sup><br>28 <sup>(3)</sup> | 15 <sup>(2)</sup><br>3 <sup>(3)</sup> | 16 <sup>(2)</sup><br>34 <sup>(3)</sup> | 42 <sup>(2)</sup><br>20 <sup>(3)</sup> | - 1         | ST             | Clock input pin for Programming/<br>Debugging Communication Channel 3   |  |  |  |
| PGED4          |                                        |                                       | 3                                      | 12                                     | I/O         | ST             | Data I/O pin for Programming/Debugging<br>Communication Channel 4       |  |  |  |
| PGEC4          |                                        | —                                     | 4                                      | 13                                     | I           | ST             | Clock input pin for Programming/<br>Debugging Communication Channel 4   |  |  |  |

TABLE 1-1: PINOUT I/O DESCRIPTIONS (CONTINUED)

Note 1: Pin numbers are provided for reference only. See the "Pin Diagrams" section for device pin availability.

PPS = Peripheral Pin Select

**2:** Pin number for PIC32MX1XX devices only.

3: Pin number for PIC32MX2XX devices only.

TTL = TTL input buffer

— = N/A

| Pin Name  | Pin Number <sup>(1)</sup>              |                                   |                  |                                 |             |                        |                                                                                      |
|-----------|----------------------------------------|-----------------------------------|------------------|---------------------------------|-------------|------------------------|--------------------------------------------------------------------------------------|
|           | 28-pin<br>QFN                          | 28-pin<br>SSOP/<br>SPDIP/<br>SOIC | 36-pin<br>VTLA   | 44-pin<br>QFN/<br>TQFP/<br>VTLA | Pin<br>Type | Buffer<br>Type         | Description                                                                          |
| MCLR      | 26                                     | 1                                 | 32               | 18                              | I/P         | ST                     | Master Clear (Reset) input. This pin is an active-low Reset to the device.           |
| AVDD      | 25                                     | 28                                | 31               | 17                              | Р           | _                      | Positive supply for analog modules. This pin must be connected at all times.         |
| AVss      | 24                                     | 27                                | 30               | 16                              | Р           |                        | Ground reference for analog modules                                                  |
| Vdd       | 10                                     | 13                                | 5, 13, 14,<br>23 | 28, 40                          | Р           | _                      | Positive supply for peripheral logic and I/O pins                                    |
| VCAP      | 17                                     | 20                                | 22               | 7                               | Р           |                        | CPU logic filter capacitor connection                                                |
| Vss       | 5, 16                                  | 8, 19                             | 6, 12, 21        | 6, 29, 39                       | Р           | _                      | Ground reference for logic and I/O pins.<br>This pin must be connected at all times. |
| VREF+     | 27                                     | 2                                 | 33               | 19                              | I           | Analog                 | Analog voltage reference (high) input                                                |
| VREF-     | 28                                     | 3                                 | 34               | 20                              | I           | Analog                 | Analog voltage reference (low) input                                                 |
| Legend: ( | CMOS = CMOS compatible input or output |                                   |                  |                                 | Analog =    | Analog input P = Power |                                                                                      |

#### 

s compatible input or output ∟egenu. ST = Schmitt Trigger input with CMOS levels TTL = TTL input buffer

| Analog = Analog input       | P = Powe  |
|-----------------------------|-----------|
| O = Output                  | I = Input |
| PPS = Peripheral Pin Select | — = N/A   |
|                             |           |

Note 1: Pin numbers are provided for reference only. See the "Pin Diagrams" section for device pin availability.

2: Pin number for PIC32MX1XX devices only.

## 2.0 GUIDELINES FOR GETTING STARTED WITH 32-BIT MICROCONTROLLERS

- Note 1: This data sheet summarizes the features of the PIC32MX1XX/2XX family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to the related section of the "PIC32 Family Reference Manual", which is available from the Microchip web site (www.microchip.com/PIC32).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

## 2.1 Basic Connection Requirements

Getting started with the PIC32MX1XX/2XX family of 32-bit Microcontrollers (MCUs) requires attention to a minimal set of device pin connections before proceeding with development. The following is a list of pin names, which must always be connected:

- All VDD and Vss pins
   (see Section 2.2 "Decoupling Capacitors")
- All AVDD and AVSS pins, even if the ADC module is not used
- (see Section 2.2 "Decoupling Capacitors")
   VCAP pin
  - (see Section 2.3 "Capacitor on Internal Voltage Regulator (VCAP)")
- MCLR pin
   (see Section 2.4 "Master Clear (MCLR) Pin")
- PGECx/PGEDx pins, used for In-Circuit Serial Programming (ICSP™) and debugging purposes (see Section 2.5 "ICSP Pins")
- OSC1 and OSC2 pins, when external oscillator source is used
- (see Section 2.7 "External Oscillator Pins") The following pin may be required, as well:

VREF+/VREF- pins, used when external voltage reference for the ADC module is implemented.

**Note:** The AVDD and AVSS pins must be connected, regardless of ADC use and the ADC voltage reference source.

## 2.2 Decoupling Capacitors

The use of decoupling capacitors on power supply pins, such as VDD, VSS, AVDD and AVSS is required. See Figure 2-1.

Consider the following criteria when using decoupling capacitors:

- Value and type of capacitor: A value of 0.1  $\mu$ F (100 nF), 10-20V is recommended. The capacitor should be a low Equivalent Series Resistance (low-ESR) capacitor and have resonance frequency in the range of 20 MHz and higher. It is further recommended that ceramic capacitors be used.
- Placement on the printed circuit board: The decoupling capacitors should be placed as close to the pins as possible. It is recommended that the capacitors be placed on the same side of the board as the device. If space is constricted, the capacitor can be placed on another layer on the PCB using a via; however, ensure that the trace length from the pin to the capacitor is within one-quarter inch (6 mm) in length.
- Handling high frequency noise: If the board is experiencing high frequency noise, upward of tens of MHz, add a second ceramic-type capacitor in parallel to the above described decoupling capacitor. The value of the second capacitor can be in the range of 0.01  $\mu$ F to 0.001  $\mu$ F. Place this second capacitor next to the primary decoupling capacitor. In high-speed circuit designs, consider implementing a decade pair of capacitances as close to the power and ground pins as possible. For example, 0.1  $\mu$ F in parallel with 0.001  $\mu$ F.
- **Maximizing performance:** On the board layout from the power supply circuit, run the power and return traces to the decoupling capacitors first, and then to the device pins. This ensures that the decoupling capacitors are first in the power chain. Equally important is to keep the trace length between the capacitor and the power pins to a minimum thereby reducing PCB track inductance.



#### 2.2.1 BULK CAPACITORS

The use of a bulk capacitor is recommended to improve power supply stability. Typical values range from 4.7  $\mu F$  to 47  $\mu F$ . This capacitor should be located as close to the device as possible.

#### 2.3 Capacitor on Internal Voltage Regulator (VCAP)

#### 2.3.1 INTERNAL REGULATOR MODE

A low-ESR (1 ohm) capacitor is required on the VCAP pin, which is used to stabilize the internal voltage regulator output. The VCAP pin must not be connected to VDD, and must have a CEFC capacitor, with at least a 6V rating, connected to ground. The type can be ceramic or tantalum. Refer to **Section 29.0 "Electrical Characteristics"** for additional information on CEFC specifications.

## 2.4 Master Clear (MCLR) Pin

The MCLR pin provides for two specific device functions:

- Device Reset
- · Device programming and debugging

Pulling The  $\overline{\text{MCLR}}$  pin low generates a device Reset. Figure 2-2 illustrates a typical  $\overline{\text{MCLR}}$  circuit. During device programming and debugging, the resistance and capacitance that can be added to the pin must be considered. Device programmers and debuggers drive the  $\overline{\text{MCLR}}$  pin. Consequently, specific voltage levels (VIH and VIL) and fast signal transitions must not be adversely affected. Therefore, specific values of R and C will need to be adjusted based on the application and PCB requirements.

For example, as illustrated in Figure 2-2, it is recommended that the capacitor C, be isolated from the MCLR pin during programming and debugging operations.

Place the components illustrated in Figure 2-2 within one-quarter inch (6 mm) from the MCLR pin.

#### FIGURE 2-2: EXAMPLE OF MCLR PIN CONNECTIONS



- 2:  $\underline{R1} \leq 470\Omega$  will limit any current flowing into  $\underline{MCLR}$  from the external capacitor C, in the event of  $\underline{MCLR}$  pin breakdown, due to Electrostatic Discharge (ESD) or Electrical Overstress (EOS). Ensure that the  $\underline{MCLR}$  pin VIH and VIL specifications are met.
- **3:** The capacitor can be sized to prevent unintentional Resets from brief glitches or to extend the device Reset period during POR.

#### 2.5 ICSP Pins

The PGECx and PGEDx pins are used for In-Circuit Serial Programming<sup>™</sup> (ICSP<sup>™</sup>) and debugging purposes. It is recommended to keep the trace length between the ICSP connector and the ICSP pins on the device as short as possible. If the ICSP connector is expected to experience an ESD event, a series resistor is recommended, with the value in the range of a few tens of Ohms, not to exceed 100 Ohms.

Pull-up resistors, series diodes and capacitors on the PGECx and PGEDx pins are not recommended as they will interfere with the programmer/debugger communications to the device. If such discrete components are an application requirement, they should be removed from the circuit during programming and debugging. Alternatively, refer to the AC/DC characteristics and timing requirements information in the respective device Flash programming specification for information on capacitive loading limits and pin input voltage high (VIH) and input low (VIL) requirements.

Ensure that the "Communication Channel Select" (i.e., PGECx/PGEDx pins) programmed into the device matches the physical connections for the ICSP to MPLAB<sup>®</sup> ICD 3 or MPLAB REAL ICE<sup>™</sup>.

For more information on ICD 3 and REAL ICE connection requirements, refer to the following documents that are available on the Microchip web site.

- *"Using MPLAB<sup>®</sup> ICD 3"* (poster) DS51765
- "MPLAB<sup>®</sup> ICD 3 Design Advisory" DS51764
- "MPLAB<sup>®</sup> REAL ICE™ In-Circuit Debugger User's Guide" DS51616
- "Using MPLAB<sup>®</sup> REAL ICE™ Emulator" (poster) DS51749

## 2.6 JTAG

The TMS, TDO, TDI and TCK pins are used for testing and debugging according to the Joint Test Action Group (JTAG) standard. It is recommended to keep the trace length between the JTAG connector and the JTAG pins on the device as short as possible. If the JTAG connector is expected to experience an ESD event, a series resistor is recommended, with the value in the range of a few tens of Ohms, not to exceed 100 Ohms.

Pull-up resistors, series diodes and capacitors on the TMS, TDO, TDI and TCK pins are not recommended as they will interfere with the programmer/debugger communications to the device. If such discrete components are an application requirement, they should be removed from the circuit during programming and debugging. Alternatively, refer to the AC/DC characteristics and timing requirements information in the respective device Flash programming specification for information on capacitive loading limits and pin input voltage high (VIH) and input low (VIL) requirements.

## 2.7 External Oscillator Pins

Many MCUs have options for at least two oscillators: a high-frequency primary oscillator and a low-frequency secondary oscillator (refer to **Section 8.0 "Oscillator Configuration**" for details).

The oscillator circuit should be placed on the same side of the board as the device. Also, place the oscillator circuit close to the respective oscillator pins, not exceeding one-half inch (12 mm) distance between them. The load capacitors should be placed next to the oscillator itself, on the same side of the board. Use a grounded copper pour around the oscillator circuit to isolate them from surrounding circuits. The grounded copper pour should be routed directly to the MCU ground. Do not run any signal traces or power traces inside the ground pour. Also, if using a two-sided board, avoid any traces on the other side of the board where the crystal is placed. A suggested layout is illustrated in Figure 2-3.

#### FIGURE 2-3: SUGGESTED OSCILLATOR CIRCUIT PLACEMENT



## 2.8 Configuration of Analog and Digital Pins During ICSP Operations

If MPLAB ICD 2, ICD 3 or REAL ICE is selected as a debugger, it automatically initializes all of the analog-todigital input pins (ANx) as "digital" pins by setting all bits in the ADPCFG register.

The bits in this register that correspond to the analogto-digital pins that are initialized by MPLAB ICD 2, ICD 3 or REAL ICE, must not be cleared by the user application firmware; otherwise, communication errors will result between the debugger and the device.

If your application needs to use certain analog-to-digital pins as analog input pins during the debug session, the user application must clear the corresponding bits in the ADPCFG register during initialization of the ADC module.

When MPLAB ICD 2, ICD 3 or REAL ICE is used as a programmer, the user application firmware must correctly configure the ADPCFG register. Automatic initialization of this register is only done during debugger operation. Failure to correctly configure the register(s) will result in all analog-to-digital pins being recognized as analog input pins, resulting in the port value being read as a logic '0', which may affect user application functionality.

#### 2.9 Unused I/Os

Unused I/O pins should not be allowed to float as inputs. They can be configured as outputs and driven to a logic-low state.

Alternatively, inputs can be reserved by connecting the pin to Vss through a 1k to 10k resistor and configuring the pin as an input.

#### 2.10 Typical Application Connection Examples

Examples of typical application connections are shown in Figure 2-4 and Figure 2-5.





FIGURE 2-5: AUDIO PLAYBACK APPLICATION



NOTES:

## 3.0 CPU

- This data sheet summarizes the features Note 1: of the PIC32MX1XX/2XX family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 2. "CPU" (DS61113) in the "PIC32 Family Reference Manual", which is available from the Microchip web site (www.microchip.com/PIC32). Resources for the MIPS32  $^{\ensuremath{\mathbb{R}}}$  M4K  $^{\ensuremath{\mathbb{R}}}$  Processor Core are available at http://www.mips.com.
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The the MIPS32<sup>®</sup> M4K<sup>®</sup> Processor Core is the heart of the PIC32MX1XX/2XX family processor. The CPU fetches instructions, decodes each instruction, fetches source operands, executes each instruction and writes the results of instruction execution to the proper destinations.

#### 3.1 Features

- 5-stage pipeline
- 32-bit address and data paths
- MIPS32<sup>®</sup> Enhanced Architecture (Release 2)
- Multiply-accumulate and multiply-subtract instructions
- Targeted multiply instruction
- Zero/One detect instructions
- WAIT instruction
- Conditional move instructions (MOVN, MOVZ)
- Vectored interrupts

- Programmable exception vector base
- Atomic interrupt enable/disable
- GPR shadow registers to minimize latency for interrupt handlers
- Bit field manipulation instructions
- MIPS16e<sup>®</sup> code compression
  - 16-bit encoding of 32-bit instructions to improve code density
  - Special PC-relative instructions for efficient loading of addresses and constants
  - SAVE and RESTORE macro instructions for setting up and tearing down stack frames within subroutines
  - Improved support for handling 8 and 16-bit data types
- Simple Fixed Mapping Translation (FMT) mechanism
- Simple dual bus interface
  - Independent 32-bit address and data busses
  - Transactions can be aborted to improve interrupt latency
- · Autonomous multiply/divide unit
  - Maximum issue rate of one 32x16 multiply per clock
  - Maximum issue rate of one 32x32 multiply every other clock
  - Early-in iterative divide. Minimum 11 and maximum 33 clock latency (dividend (*rs*) sign extension-dependent)
- Power control
  - Minimum frequency: 0 MHz
  - Low-Power mode (triggered by WAIT instruction)
  - Extensive use of local gated clocks
- · EJTAG debug and instruction trace
  - Support for single stepping
  - Virtual instruction and data address/value
  - Breakpoints



#### 3.2 Architecture Overview

The MIPS32<sup>®</sup> M4K<sup>®</sup> processor core contains several logic blocks working together in parallel, providing an efficient high-performance computing engine. The following blocks are included with the core:

- Execution Unit
- Multiply/Divide Unit (MDU)
- System Control Coprocessor (CP0)
- Fixed Mapping Translation (FMT)
- Dual Internal Bus interfaces
- Power Management
- MIPS16e Support
- Enhanced JTAG (EJTAG) Controller

#### 3.2.1 EXECUTION UNIT

The MIPS32<sup>®</sup> M4K<sup>®</sup> processor core execution unit implements a load/store architecture with single-cycle ALU operations (logical, shift, add, subtract) and an autonomous multiply/divide unit. The core contains thirty-two 32-bit General Purpose Registers (GPRs) used for integer operations and address calculation. One additional register file shadow set (containing thirty-two registers) is added to minimize context switching overhead during interrupt/exception processing. The register file consists of two read ports and one write port and is fully bypassed to minimize operation latency in the pipeline.

The execution unit includes:

- 32-bit adder used for calculating the data address
- Address unit for calculating the next instruction address
- Logic for branch determination and branch target address calculation
- Load aligner
- Bypass multiplexers used to avoid stalls when executing instruction streams where data producing instructions are followed closely by consumers of their results
- Leading Zero/One detect unit for implementing the CLZ and CLO instructions
- Arithmetic Logic Unit (ALU) for performing bitwise logical operations
- Shifter and store aligner

#### 3.2.2 MULTIPLY/DIVIDE UNIT (MDU)

The MIPS32<sup>®</sup> M4K<sup>®</sup> processor core includes a Multiply/Divide Unit (MDU) that contains a separate pipeline for multiply and divide operations. This pipeline operates in parallel with the Integer Unit (IU) pipeline and does not stall when the IU pipeline stalls. This allows MDU operations to be partially masked by system stalls and/or other integer unit instructions.

The high-performance MDU consists of a 32x16 booth recoded multiplier, result/accumulation registers (HI and LO), a divide state machine, and the necessary multiplexers and control logic. The first number shown ('32' of 32x16) represents the *rs* operand. The second number ('16' of 32x16) represents the *rt* operand. The PIC32 core only checks the value of the latter (*rt*) operand to determine how many times the operation must pass through the multiplier. The 16x16 and 32x16 operations pass through the multiplier once. A 32x32 operation passes through the multiplier twice.

The MDU supports execution of one 16x16 or 32x16 multiply operation every clock cycle; 32x32 multiply operations can be issued every other clock cycle. Appropriate interlocks are implemented to stall the issuance of back-to-back 32x32 multiply operations. The multiply operand size is automatically determined by logic built into the MDU.

Divide operations are implemented with a simple 1 bit per clock iterative algorithm. An early-in detection checks the sign extension of the dividend (*rs*) operand. If *rs* is 8 bits wide, 23 iterations are skipped. For a 16-bit wide *rs*, 15 iterations are skipped and for a 24-bit wide *rs*, 7 iterations are skipped. Any attempt to issue a subsequent MDU instruction while a divide is still active causes an IU pipeline stall until the divide operation is completed.

Table 3-1 lists the repeat rate (peak issue rate of cycles until the operation can be reissued) and latency (number of cycles until a result is available) for the PIC32 core multiply and divide instructions. The approximate latency and repeat rates are listed in terms of pipeline clocks.

| Opcode                  | Operand Size (mul <i>rt</i> ) (div <i>r</i> s) | Latency | Repeat Rate |  |
|-------------------------|------------------------------------------------|---------|-------------|--|
| MULT/MULTU, MADD/MADDU, | 16 bits                                        | 1       | 1           |  |
| MSUB/MSUBU              | 32 bits                                        | 2       | 2           |  |
| MUL                     | 16 bits                                        | 2       | 1           |  |
|                         | 32 bits                                        | 3       | 2           |  |
| DIV/DIVU                | 8 bits                                         | 12      | 11          |  |
|                         | 16 bits                                        | 19      | 18          |  |
|                         | 24 bits                                        | 26      | 25          |  |
|                         | 32 bits                                        | 33      | 32          |  |

# TABLE 3-1: MIPS32<sup>®</sup> M4K<sup>®</sup> PROCESSOR CORE HIGH-PERFORMANCE INTEGER MULTIPLY/DIVIDE UNIT LATENCIES AND REPEAT RATES

The MIPS architecture defines that the result of a multiply or divide operation be placed in the HI and LO registers. Using the Move-From-HI (MFHI) and Move-From-LO (MFLO) instructions, these values can be transferred to the General Purpose Register file.

In addition to the HI/LO targeted operations, the MIPS32<sup>®</sup> architecture also defines a multiply instruction, MUL, which places the least significant results in the primary register file instead of the HI/LO register pair. By avoiding the explicit MFLO instruction required when using the LO register, and by supporting multiple destination registers, the throughput of multiply-intensive operations is increased.

Two other instructions, Multiply-Add (MADD) and Multiply-Subtract (MSUB), are used to perform the multiply-accumulate and multiply-subtract operations. The MADD instruction multiplies two numbers and then adds the product to the current contents of the HI and LO registers. Similarly, the MSUB instruction multiplies two operands and then subtracts the product from the HI and LO registers. The MADD and MSUB operations are commonly used in DSP algorithms.

#### 3.2.3 SYSTEM CONTROL COPROCESSOR (CP0)

In the MIPS architecture, CP0 is responsible for the virtual-to-physical address translation, the exception control system, the processor's diagnostics capability, the operating modes (Kernel, User and Debug) and whether interrupts are enabled or disabled. Configuration information, such as presence of options like MIPS16e, is also available by accessing the CP0 registers, listed in Table 3-2.

| Register<br>Number | Register<br>Name        | Function                                                                 |  |
|--------------------|-------------------------|--------------------------------------------------------------------------|--|
| 0-6                | Reserved                | Reserved in the PIC32MX1XX/2XX family core.                              |  |
| 7                  | HWREna                  | Enables access via the RDHWR instruction to selected hardware registers. |  |
| 8                  | BadVAddr <sup>(1)</sup> | Reports the address for the most recent address-related exception.       |  |
| 9                  | Count <sup>(1)</sup>    | Processor cycle count.                                                   |  |
| 10                 | Reserved                | Reserved in the PIC32MX1XX/2XX family core.                              |  |
| 11                 | Compare <sup>(1)</sup>  | Timer interrupt control.                                                 |  |
| 12                 | Status <sup>(1)</sup>   | Processor status and control.                                            |  |
| 12                 | IntCtl <sup>(1)</sup>   | Interrupt system status and control.                                     |  |
| 12                 | SRSCtl <sup>(1)</sup>   | Shadow register set status and control.                                  |  |
| 12                 | SRSMap <sup>(1)</sup>   | Provides mapping from vectored interrupt to a shadow set.                |  |
| 13                 | Cause <sup>(1)</sup>    | Cause of last general exception.                                         |  |
| 14                 | EPC <sup>(1)</sup>      | Program counter at last exception.                                       |  |
| 15                 | PRId                    | Processor identification and revision.                                   |  |
| 15                 | EBASE                   | Exception vector base register.                                          |  |
| 16                 | Config                  | Configuration register.                                                  |  |
| 16                 | Config1                 | Configuration Register 1.                                                |  |
| 16                 | Config2                 | Configuration Register 2.                                                |  |
| 16                 | Config3                 | Configuration Register 3.                                                |  |
| 17-22              | Reserved                | Reserved in the PIC32MX1XX/2XX family core.                              |  |
| 23                 | Debug <sup>(2)</sup>    | Debug control and exception status.                                      |  |
| 24                 | DEPC <sup>(2)</sup>     | Program counter at last debug exception.                                 |  |
| 25-29              | Reserved                | Reserved in the PIC32MX1XX/2XX family core.                              |  |
| 30                 | ErrorEPC <sup>(1)</sup> | Program counter at last error.                                           |  |
| 31                 | DESAVE <sup>(2)</sup>   | Debug handler scratchpad register.                                       |  |

| TABLE 3-2: | <b>COPROCESSOR 0 REGISTERS</b> |
|------------|--------------------------------|
|            |                                |

Note 1: Registers used in exception processing.

**2:** Registers used during debug.

Coprocessor 0 also contains the logic for identifying and managing exceptions. Exceptions can be caused by a variety of sources, including alignment errors in data, external events or program errors. Table 3-3 lists the exception types in order of priority.

| Exception | Description                                                                                                                             |
|-----------|-----------------------------------------------------------------------------------------------------------------------------------------|
| Reset     | Assertion MCLR or a Power-on Reset (POR).                                                                                               |
|           |                                                                                                                                         |
| DSS       | EJTAG debug single step.                                                                                                                |
| DINT      | EJTAG debug interrupt. Caused by the assertion of the external <i>EJ_DINT</i> input or by setting the EjtagBrk bit in the ECR register. |
| NMI       | Assertion of NMI signal.                                                                                                                |
| Interrupt | Assertion of unmasked hardware or software interrupt signal.                                                                            |
| DIB       | EJTAG debug hardware instruction break matched.                                                                                         |
| AdEL      | Fetch address alignment error.                                                                                                          |
|           | Fetch reference to protected address.                                                                                                   |
| IBE       | Instruction fetch bus error.                                                                                                            |
| DBp       | EJTAG breakpoint (execution of SDBBP instruction).                                                                                      |
| Sys       | Execution of SYSCALL instruction.                                                                                                       |
| Вр        | Execution of BREAK instruction.                                                                                                         |
| RI        | Execution of a reserved instruction.                                                                                                    |
| CpU       | Execution of a coprocessor instruction for a coprocessor that is not enabled.                                                           |
| CEU       | Execution of a CorExtend instruction when CorExtend is not enabled.                                                                     |
| Ov        | Execution of an arithmetic instruction that overflowed.                                                                                 |
| Tr        | Execution of a trap (when trap condition is true).                                                                                      |
| DDBL/DDBS | EJTAG Data Address Break (address only) or EJTAG data value break on store (address + value).                                           |
| AdEL      | Load address alignment error.                                                                                                           |
|           | Load reference to protected address.                                                                                                    |
| AdES      | Store address alignment error.<br>Store to protected address.                                                                           |
| DBE       | Load or store bus error.                                                                                                                |
| DDBL      | EJTAG data hardware breakpoint matched in load data compare.                                                                            |

## 3.3 Power Management

The MIPS<sup>®</sup> M4K<sup>®</sup> processor core offers a number of power management features, including low-power design, active power management and power-down modes of operation. The core is a static design that supports slowing or Halting the clocks, which reduces system power consumption during Idle periods.

#### 3.3.1 INSTRUCTION-CONTROLLED POWER MANAGEMENT

The mechanism for invoking Power-Down mode is through execution of the WAIT instruction. For more information on power management, see Section 25.0 "Power-Saving Features".

## 3.4 EJTAG Debug Support

The MIPS<sup>®</sup> M4K<sup>®</sup> processor core provides for an Enhanced JTAG (EJTAG) interface for use in the software debug of application and kernel code. In addition to standard User mode and Kernel modes of operation, the M4K<sup>®</sup> core provides a Debug mode that is entered after a debug exception (derived from a hardware breakpoint, single-step exception, etc.) is taken and continues until a Debug Exception Return (DERET) instruction is executed. During this time, the processor executes the debug exception handler routine.

The EJTAG interface operates through the Test Access Port (TAP), a serial communication port used for transferring test data in and out of the core. In addition to the standard JTAG instructions, special instructions defined in the EJTAG specification define which registers are selected and how they are used.

### 4.0 MEMORY ORGANIZATION

Note: This data sheet summarizes the features of the PIC32MX1XX/2XX family of devices. It is not intended to be a comprehensive reference source.For detailed information, refer to Section 3. "Memory Organization" (DS61115) in the "PIC32 Family Reference Manual", which is available from the Microchip web site (www.microchip.com/PIC32).

PIC32MX1XX/2XX microcontrollers provide 4 GB of unified virtual memory address space. All memory regions, including program, data memory, SFRs and Configuration registers, reside in this address space at their respective unique addresses. The program and data memories can be optionally partitioned into user and kernel memories. In addition, the data memory can be made executable, allowing PIC32MX1XX/2XX devices to execute from data memory.

Key features include:

- · 32-bit native data width
- Separate User (KUSEG) and Kernel (KSEG0/KSEG1) mode address space
- · Flexible program Flash memory partitioning
- Flexible data RAM partitioning for data and program space
- · Separate boot Flash memory for protected code
- Robust bus exception handling to intercept runaway code
- Simple memory mapping with Fixed Mapping Translation (FMT) unit
- Cacheable (KSEG0) and non-cacheable (KSEG1) address regions

#### 4.1 PIC32MX1XX/2XX Memory Layout

PIC32MX1XX/2XX microcontrollers implement two address schemes: virtual and physical. All hardware resources, such as program memory, data memory and peripherals, are located at their respective physical addresses. Virtual addresses are exclusively used by the CPU to fetch and execute instructions as well as access peripherals. Physical addresses are used by bus master peripherals, such as DMA and the Flash controller, that access memory independently of the CPU.

The memory maps for the PIC32MX1XX/2XX devices are illustrated in Figure 4-1 and Figure 4-2.



2: The size of this memory region is programmable (see Section 3. "Memory Organization" (DS61115) in the "PIC32 Family Reference Manual") and can be changed by initialization code provided by end user development tools (refer to the specific development tool documentation for information).





2: The size of this memory region is programmable (see Section 3. "Memory Organization" (DS61115) in the "*PIC32 Family Reference Manual*") and can be changed by initialization code provided by end user development tools (refer to the specific development tool documentation for information).



#### 4.1.1 PERIPHERAL REGISTERS LOCATIONS

Table 4-1 through Table 4-27 contain the peripheral address maps for the PIC32MX1XX/2XX devices.

#### TABLE 4-1: BUS MATRIX REGISTER MAP

|                             |                         | -         | -     |       |       |       |       |       |      |      |      |              |      |           |           |           |            |          |               |
|-----------------------------|-------------------------|-----------|-------|-------|-------|-------|-------|-------|------|------|------|--------------|------|-----------|-----------|-----------|------------|----------|---------------|
| ress                        | L                       | e         |       |       |       |       |       |       |      |      |      | Bits         |      |           |           |           |            |          |               |
| Virtual Address<br>(BF88_#) | Register<br>Name        | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6         | 21/5 | 20/4      | 19/3      | 18/2      | 17/1       | 16/0     | All<br>Resets |
| 2000                        | BMXCON <sup>(1)</sup>   | 31:16     | —     |       | _     |       |       | _     | _    | _    |      | —            |      | BMXERRIXI | BMXERRICD | BMXERRDMA | BMXERRDS   | BMXERRIS | 001F          |
| 2000                        | BINIXCON                | 15:0      | _     |       | _     |       |       | -     | _    | _    |      | BMXWSDRM     |      | _         | _         | В         | MXARB<2:0> |          | 0041          |
| 2010                        | BMXDKPBA <sup>(1)</sup> | 31:16     | —     | _     | -     | -     | -     | —     | _    | -    | -    | —            | -    | —         | —         | —         | —          | —        | 0000          |
| 2010                        | DIVIZORE DA 7           | 15:0      |       |       |       |       |       |       |      |      | BM   | XDKPBA<15:0> | >    |           |           |           |            |          | 0000          |
| 2020                        | BMXDUDBA <sup>(1)</sup> | 31:16     | _     | ·     |       | —     | _     |       | —    |      | _    | _            | —    | _         | —         |           | —          | —        | 0000          |
| 2020                        |                         | 15:0      |       |       |       |       |       |       |      |      | BM   | XDUDBA<15:0> | >    |           |           |           |            |          | 0000          |
| 2030                        | BMXDUPBA <sup>(1)</sup> | 31:16     | —     | —     | —     | —     | —     | —     | —    |      | —    | —            | —    | —         | —         | —         | —          | —        | 0000          |
| 2000                        |                         | 15:0      |       |       |       |       |       |       |      |      | BM   | XDUPBA<15:0> | >    |           |           |           |            |          | 0000          |
| 2040                        | BMXDRMSZ                | 31:16     |       |       |       |       |       |       |      |      | BM   | XDRMSZ<31:0> | >    |           |           |           |            |          | XXXX          |
| 2010                        | 5                       | 15:0      |       |       |       |       |       |       |      |      |      |              |      |           |           |           |            |          | XXXX          |
| 2050                        | BMXPUPBA <sup>(1)</sup> | 31:16     | -     |       |       | —     | _     | —     | —    |      | _    | —            | —    | _         |           | BMXPUPBA  | \<19:16>   |          | 0000          |
|                             |                         | 15:0      |       |       |       |       |       |       |      |      | BM   | XPUPBA<15:0> | >    |           |           |           |            |          | 0000          |
| 2060                        | BMXPFMSZ                | 31:16     |       |       |       |       |       |       |      |      | BM   | XPFMSZ<31:0> | >    |           |           |           |            |          | XXXX          |
|                             |                         | 15:0      |       |       |       |       |       |       |      |      | 5    |              |      |           |           |           |            |          | XXXX          |
| 2070                        | BMXBOOTSZ               | 31:16     |       |       |       |       |       |       |      |      | BM   | (BOOTSZ<31:0 | >    |           |           |           |            |          | 0000          |
| _0.0                        |                         | 15:0      |       |       |       |       |       |       |      |      | 2/10 |              |      |           |           |           |            |          | 3000          |

PIC32MX1XX/2XX

Legend: x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: This register has corresponding CLR, SET and INV registers at its virtual address, plus an offset of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information.

### TABLE 4-2: INTERRUPT REGISTER MAP<sup>(1)</sup>

| 1000 INT(<br>1010 INTS<br>1020 IPT            | TCON -<br>STAT <sup>(3)</sup> -<br>PTMR -<br>FS0 - | 31:16<br>15:0<br>31:16<br>15:0<br>31:16<br>15:0<br>31:16 | 31/15<br>—<br>—<br>—<br>— | 30/14<br>   | 29/13<br>—<br>—<br>—<br>— | 28/12<br>—<br>MVEC<br>— | 27/11<br>—<br>—                      | 26/10   | 25/9       | Bits<br>24/8 | 23/7   | 22/6     | 21/5     | 20/4     | 19/3                   | 18/2    | 17/1           | 16/0   | All<br>Resets |
|-----------------------------------------------|----------------------------------------------------|----------------------------------------------------------|---------------------------|-------------|---------------------------|-------------------------|--------------------------------------|---------|------------|--------------|--------|----------|----------|----------|------------------------|---------|----------------|--------|---------------|
| 1000 INT(<br>1010 INTS<br>1020 IPT<br>1030 IF | TCON -<br>STAT <sup>(3)</sup> -<br>PTMR -<br>FS0 - | 31:16<br>15:0<br>31:16<br>15:0<br>31:16<br>15:0          |                           | 30/14<br>   |                           | _                       | 27/11                                | 26/10   | 25/9       | 24/8         | 23/7   | 22/6     | 21/5     | 20/4     | 19/3                   | 18/2    | 17/1           | 16/0   | All<br>Resets |
| 1000 INT(<br>1010 INTS<br>1020 IPT<br>1030 IF | TCON -<br>STAT <sup>(3)</sup> -<br>PTMR -<br>FS0 - | 15:0<br>31:16<br>15:0<br>31:16<br>15:0                   |                           |             |                           | —<br>MVEC<br>—          | -                                    | —       | _          |              |        |          |          |          |                        |         |                |        |               |
| 1020 IPT<br>1030 IF                           | STAT <sup>(3)</sup> -<br>PTMR -<br>FS0 -           | 31:16<br>15:0<br>31:16<br>15:0                           |                           | _<br>_<br>_ |                           | MVEC                    | _                                    |         |            | —            | _      | —        | —        | —        | _                      | _       | —              | SS0    | 0000          |
| 1020 IPT<br>1030 IF                           | STAT <sup>(3)</sup> -<br>PTMR -<br>FS0 -           | 15:0<br>31:16<br>15:0                                    |                           | _           | _<br>_                    | —                       |                                      |         | TPC<2:0>   |              | _      | —        | -        | INT4EP   | INT3EP                 | INT2EP  | INT1EP         | INT0EP | 0000          |
| 1030 IF                                       | FS0 -                                              | 31:16<br>15:0                                            | —                         | _           | —                         |                         | _                                    | —       |            | —            | _      | —        | —        |          | —<br>\/F0 -F:0         | —       | —              |        | 0000          |
| 1030 IF                                       | FS0 -                                              | 15:0                                                     |                           |             |                           | —                       | —                                    |         | SRIPL<2:0> |              | _      | _        |          |          | VEC<5:0                | >       |                |        | 0000          |
|                                               | FS0 -                                              |                                                          |                           |             |                           |                         |                                      |         |            | IPTMR<3      | 1:0>   |          |          |          |                        |         |                | ŀ      | 0000          |
|                                               | FS0 -                                              |                                                          | FCEIF                     | RTCCIF      | FSCMIF                    | AD1IF                   | OC5IF                                | IC5IF   | IC5EIF     | T5IF         | INT4IF | OC4IF    | IC4IF    | IC4EIF   | T4IF                   | INT3IF  | OC3IF          | IC3IF  | 0000          |
| 1040 IF                                       | 504                                                | 15:0                                                     | IC3EIF                    | T3IF        | INT2IF                    | OC2IF                   | IC2IF                                | IC2EIF  | T2IF       | INT1IF       | OC1IF  | IC1IF    | IC1EIF   | T1IF     | INTOIF                 | CS1IF   | CS0IF          | CTIF   | 0000          |
| 1040 IF                                       |                                                    | 31:16                                                    | DMA3IF                    | DMA2IF      | DMA1IF                    | DMA0IF                  | CTMUIF                               | I2C2MIF | I2C2SIF    | I2C2BIF      | U2TXIF | U2RXIF   | U2EIF    | SPI2TXIF | SPI2RXIF               | SPI2EIF | PMPEIF         | PMPIF  | 0000          |
|                                               | F51 -                                              | 15:0                                                     | CNCIF                     | CNBIF       | CNAIF                     | I2C1MIF                 | I2C1SIF                              | I2C1BIF | U1TXIF     | U1RXIF       | U1EIF  | SPI1TXIF | SPI1RXIF | SPI1EIF  | USBIF <sup>(2)</sup>   | CMP3IF  | CMP2IF         | CMP1IF | 0000          |
| 1000                                          | 500                                                | 31:16                                                    | FCEIE                     | RTCCIE      | FSCMIE                    | AD1IE                   | OC5IE                                | IC5IE   | IC5EIE     | T5IE         | INT4IE | OC4IE    | IC4IE    | IC4EIE   | T4IE                   | INT3IE  | OC3IE          | IC3IE  | 0000          |
| 1060 IE                                       | EC0                                                | 15:0                                                     | IC3EIE                    | T3IE        | INT2IE                    | OC2IE                   | A0IE CTMUIE I2C2MIE                  |         |            | INT1IE       | OC1IE  | IC1IE    | IC1EIE   | T1IE     | INT0IE                 | CS1IE   | CS0IE          | CTIE   | 0000          |
| 1070 IE                                       | EC1                                                | 31:16                                                    | DMA3IE                    | DMA2IE      | DMA1IE                    | DMA0IE                  | A0IE CTMUIE I2C2MIE                  |         |            | I2C2BIE      | U2TXIE | U2RXIE   | U2EIE    | SPI2TXIE | -                      | SPI2EIE |                | PMPIE  | 0000          |
|                                               | ECT                                                | 15:0                                                     | CNCIE                     | CNBIE       | CNAIE                     | I2C1MIE                 | C1MIE I2C1SIE I2C1BIE<br>INT0IP<2:0> |         |            | U1RXIE       | U1EIE  | SPI1TXIE | SPI1RXIE | SPI1EIE  | USBIE <sup>(2)</sup>   | CMP3IE  | CMP2IE         | CMP1IE | 0000          |
| 1090 IP                                       | PC0                                                | 31:16                                                    | _                         | —           | —                         |                         | INT0IP<2:0><br>CS0IP<2:0>            |         |            | S<1:0>       | _      | —        | —        | С        | S1IP<2:0>              |         | CS1IS          | s<1:0> | 0000          |
| 1000 11                                       |                                                    | 15:0                                                     | —                         | —           | —                         |                         |                                      |         |            | <1:0>        | _      | —        | —        | (        | CTIP<2:0>              |         | CTIS           | <1:0>  | 0000          |
| 10A0 IP                                       | PC1                                                | 31:16                                                    | _                         | _           | _                         |                         | INT1IP<2:0>                          |         |            | S<1:0>       |        | —        | —        |          | C1IP<2:0>              |         | OC1IS          |        | 0000          |
|                                               |                                                    | 15:0                                                     | —                         | —           | —                         |                         | IC1IP<2:0>                           |         | IC1IS-     | <1:0>        | —      | —        | —        |          | [11P<2:0>              |         | T1IS•          | -      | 0000          |
| 10B0 IP                                       | PC2                                                | 31:16                                                    | -                         | -           | —                         |                         | INT2IP<2:0>                          |         | INT2IS     |              | _      | —        | _        |          | C2IP<2:0>              |         | OC2IS          |        | 0000          |
|                                               |                                                    | 15:0                                                     | —                         | —           | —                         |                         | IC2IP<2:0>                           |         | IC2IS-     | -            | _      | —        | —        |          | [2]P<2:0>              |         | T2IS<          | -      | 0000          |
| 10C0 IP                                       | PC3                                                | 31:16                                                    | _                         | _           | _                         |                         | INT3IP<2:0>                          |         | INT3IS     | -            |        | —        | -        | -        | C3IP<2:0>              |         | OC3IS          |        | 0000          |
|                                               |                                                    | 15:0                                                     |                           |             | —                         |                         | IC3IP<2:0>                           |         | IC3IS      |              |        | —        | —        |          | F3IP<2:0>              |         | T3IS           |        | 0000          |
| IODO IP                                       | PC4                                                | 31:16<br>15:0                                            | _                         | _           | _                         |                         | INT4IP<2:0><br>IC4IP<2:0>            |         | INT4IS     |              |        | _        | _        |          | C4IP<2:0><br>[4IP<2:0> |         | OC4IS<br>T4IS< |        | 0000          |
|                                               |                                                    | 31:16                                                    | _                         | _           |                           |                         | AD1IP<2:0>                           |         | AD1IS      | -            | _      |          | _        |          | C5IP<2:0>              |         | OC5IS          | -      | 0000          |
| 10E0 IP                                       | PC5                                                | 15:0                                                     | _                         | _           |                           |                         | IC5IP<2:0>                           |         | IC5IS      |              |        |          | _        |          | C3IF<2.0>              |         | T5IS           |        | 0000          |
|                                               |                                                    | 31:16                                                    | _                         | _           |                           | (                       | CMP1IP<2:0>                          | >       | CMP1IS     | -            |        |          | _        |          | CEIP<2:0>              |         | FCEIS          | -      | 0000          |
| 10F0 IP                                       | PC6                                                | 15:0                                                     | _                         | _           | _                         |                         | RTCCIP<2:0>                          |         | RTCCIS     |              | _      | _        | _        |          | CMIP<2:0>              |         | FSCM           |        | 0000          |
|                                               |                                                    | 31:16                                                    | _                         | _           | _                         |                         | SPI1IP<2:0>                          |         | SPI1IS     |              | _      | _        | _        |          | BIP<2:0> <sup>(2</sup> |         | USBIS<         | (*)    | 0000          |
| 1100 IP                                       | PC7                                                | 15:0                                                     | _                         | _           | _                         | (                       | CMP3IP<2:0>                          | >       | CMP3IS     |              |        |          | _        | CN       | /IP2IP<2:0>            | ,       | CMP2I          | S<1:0> | 0000          |

Legend: x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: With the exception of those noted, all registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information.

2: These bits are not available on PIC32MX1XX devices.

3: This register does not have associated CLR, SET, INV registers.

# TABLE 4-2: INTERRUPT REGISTER MAP<sup>(1)</sup> (CONTINUED)

| ess)                        |                  | a         |       |       |       |       |                            |       |        | Bits   |      |      |      |      |            |      |        |        |               |
|-----------------------------|------------------|-----------|-------|-------|-------|-------|----------------------------|-------|--------|--------|------|------|------|------|------------|------|--------|--------|---------------|
| Virtual Address<br>(BF88_#) | Register<br>Name | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11                      | 26/10 | 25/9   | 24/8   | 23/7 | 22/6 | 21/5 | 20/4 | 19/3       | 18/2 | 17/1   | 16/0   | All<br>Resets |
| 1110                        |                  | 31:16     | _     | _     | —     |       | PMPIP<2:0><br>I2C1IP<2:0>  |       | PMPIS  | <1:0>  |      | —    | —    | (    | CNIP<2:0>  |      | CNIS   | <1:0>  | 0000          |
| 1110                        | IPC8             | 15:0      | _     | _     | —     |       | I2C1IP<2:0>                |       | I2C1IS | <1:0>  | _    | —    | —    | 1    | J1IP<2:0>  |      | U1IS•  | <1:0>  | 0000          |
| 1120                        | IPC9             | 31:16     | _     | _     | —     | (     | I2C1IP<2:0><br>CTMUIP<2:0> |       | CTMU   | S<1:0> | _    | —    | —    | 12   | 2C2IP<2:0> |      | I2C2IS | 6<1:0> | 0000          |
| 1120                        | IPC9             | 15:0      | —     |       | —     |       | U2IP<2:0>                  |       | U2IS<  | :1:0>  | _    | —    | —    | S    | PI2IP<2:0> |      | SPI2IS | S<1:0> | 0000          |
| 1130                        | IPC10            | 31:16     | —     | _     | —     | [     | DMA3IP<2:0>                | •     | DMA3IS | S<1:0> | _    | _    | _    | DI   | MA2IP<2:0> | >    | DMA2I  | S<1:0> | 0000          |
| 1130                        |                  | 15:0      | —     | _     | —     | [     | DMA1IP<2:0>                | •     | DMA1IS | S<1:0> | _    | _    | _    | DI   | MA0IP<2:0> | >    | DMA0I  | S<1:0> | 0000          |

Legend: x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: With the exception of those noted, all registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information.

2: These bits are not available on PIC32MX1XX devices.

3: This register does not have associated CLR, SET, INV registers.

# TABLE 4-3: TIMER1-TIMER5 REGISTER MAP<sup>(1)</sup>

|                             | _E 4-J           | /·        |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |       | SIEKI |       |       |      |             |        |      |           |        |      |       |      |      |            |
|-----------------------------|------------------|-----------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|------|-------------|--------|------|-----------|--------|------|-------|------|------|------------|
| ess                         |                  | 0         |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |       |       |       |       |      | В           | its    |      |           |        |      |       |      |      | (0         |
| Virtual Address<br>(BF80_#) | Register<br>Name | Bit Range | 31/15 | 30/14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8        | 23/7   | 22/6 | 21/5      | 20/4   | 19/3 | 18/2  | 17/1 | 16/0 | All Resets |
| 0600                        | T1CON            | 31:16     | _     | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | —     | —     | -     |       | —    | —           | —      |      |           | _      |      | —     | —    | —    | 0000       |
|                             |                  | 15:0      | ON    | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | SIDL  | TWDIS | TWIP  |       |      |             | TGATE  |      | TCKPS     | S<1:0> |      | TSYNC | TCS  |      | 0000       |
| 0610                        | TMR1             | 31:16     | —     | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | —     | —     | —     | —     | —    | —           | —      | —    | —         | —      | —    | —     | —    | —    | 0000       |
| 00.0                        |                  | 15:0      |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |       | -     |       |       |      | TMR1        | <15:0> |      |           |        |      |       |      | -    | 0000       |
| 0620                        | PR1              | 31:16     | —     | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | —     | —     | —     | —     | —    | —           | —      | —    | —         | —      | —    |       | —    | —    | 0000       |
| 0020                        | 1101             | 15:0      |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |       | -     |       |       |      | PR1<        | 15:0>  |      |           |        |      |       |      |      | FFFF       |
| 0800                        | T2CON            | 31:16     | —     | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | —     | —     | —     | —     | _    | _           | —      | -    | —         | _      | —    | —     | —    | —    | 0000       |
| 0000                        | 12001            | 15:0      | ON    | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | SIDL  | _     | —     | -     | _    | —           | TGATE  |      | TCKPS<2:0 | >      | T32  |       | TCS  | —    | 0000       |
| 0810                        | TMR2             | 31:16     | —     | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | —     | —     | _     | _     | _    | —           | —      |      | —         | _      | —    | —     | —    | —    | 0000       |
| 0010                        | TIVINZ           | 15:0      |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |       |       |       |       |      | TMR2        | <15:0> |      |           |        |      |       |      |      | 0000       |
| 0820                        | PR2              | 31:16     | _     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | _     | _     |       |       | _    | _           | _      |      | _         |        | —    | —     | _    | _    | 0000       |
| 0020                        | FNZ              | 15:0      |       | -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     - <td>FFFF</td> |       |       |       |       |      |             |        |      |           |        |      |       |      | FFFF |            |
| 0400                        | T3CON            | 31:16     | -     | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | —     | _     | —     | —     | —    | —           | —      | —    | —         | —      | —    | —     | _    | —    | 0000       |
| UAUU                        | 13001            | 15:0      | ON    | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | SIDL  | _     | —     | —     | —    | —           | TGATE  |      | TCKPS<2:0 | >      | —    | —     | TCS  | —    | 0000       |
| 0A10                        | TMR3             | 31:16     | -     | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | —     | _     | —     | —     | —    | —           | —      | —    | —         | —      | —    | —     | _    | —    | 0000       |
| UATU                        | TIVIRG           | 15:0      |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |       |       |       |       |      | TMR3        | <15:0> |      |           |        |      |       |      |      | 0000       |
| 0A20                        | PR3              | 31:16     | —     | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | _     |       | —     | _     | _    | _           | —      | _    | _         | —      | —    | —     | _    | _    | 0000       |
| 0A20                        | PRS              | 15:0      |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |       |       |       |       |      | PR3<        | :15:0> |      |           |        |      |       |      |      | FFFF       |
| 0000                        | T4CON            | 31:16     | —     | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | _     |       | —     | _     | _    | _           | —      | _    | _         | —      | —    | —     | _    | _    | 0000       |
| 0000                        | 14CON            | 15:0      | ON    | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | SIDL  | _     | _     | _     |      | _           | TGATE  |      | TCKPS<2:0 | >      | T32  |       | TCS  | _    | 0000       |
| 0040                        |                  | 31:16     | _     | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | —     | _     | _     |       | _    | —           | _      |      | _         | —      | _    |       | _    | _    | 0000       |
| 0C10                        | TMR4             | 15:0      |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |       |       |       |       |      | TMR4        | <15:0> |      |           |        |      |       |      | •    | 0000       |
| 0.000                       | 554              | 31:16     | _     | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | _     | —     | —     | —     | —    | —           | —      | _    | _         | —      | —    |       |      | _    | 0000       |
| 0C20                        | PR4              | 15:0      |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |       |       |       |       |      | PR4<        | 15:0>  |      |           |        |      |       |      |      | FFFF       |
| 0500                        | TEOON            | 31:16     | _     | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | _     | —     | —     | —     | —    | —           | —      | _    | _         | —      | —    |       |      | _    | 0000       |
| 0E00                        | T5CON            | 15:0      | ON    | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | SIDL  | _     | _     | _     | _    | _           | TGATE  |      | TCKPS<2:0 | >      | _    | _     | TCS  | - 1  | 0000       |
| 0540                        | T140-            | 31:16     |       | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | _     | _     | _     | _     | _    | _           | —      | _    | —         |        | _    | —     |      | _    | 0000       |
| 0E10                        | TMR5             | 15:0      |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |       |       |       |       |      | TMR5        | <15:0> |      |           |        |      |       |      |      | 0000       |
|                             |                  | 31:16     | _     | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | _     | _     | _     | _     | _    | _           | _      | _    | _         | _      | _    | _     | _    | _    | 0000       |
| 0E20                        | PR5              | 15:0      |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |       |       |       |       |      | PR5<        | :15:0> |      |           |        |      |       |      |      | FFFF       |
|                             | l                |           |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |       |       |       |       |      | n hovadocir |        |      |           |        |      |       |      |      |            |

Legend: x = unknown value on Reset; - = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information.

#### TABLE 4-4: INPUT CAPTURE 1-INPUT CAPTURE 5 REGISTER MAP

| ess                         |                       | â             |       |                                                                                                                                                                                                                                         |       |       |       |       |       | Bit    | ts     |      |      |      |        |      |             |      |              |
|-----------------------------|-----------------------|---------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|-------|--------|--------|------|------|------|--------|------|-------------|------|--------------|
| Virtual Address<br>(BF80_#) | Register<br>Name      | Bit Range     | 31/15 | 30/14                                                                                                                                                                                                                                   | 29/13 | 28/12 | 27/11 | 26/10 | 25/9  | 24/8   | 23/7   | 22/6 | 21/5 | 20/4 | 19/3   | 18/2 | 17/1        | 16/0 | All Resets   |
| 2000                        | IC1CON <sup>(1)</sup> | 31:16         | _     | —                                                                                                                                                                                                                                       | —     | —     | _     | -     | —     | _      | _      | _    | _    | —    | —      | _    | —           |      | 0000         |
| 2000                        |                       | 15:0          | ON    | —                                                                                                                                                                                                                                       | SIDL  | —     | _     | _     | FEDGE | C32    | ICTMR  | ICI< | 1:0> | ICOV | ICBNE  |      | ICM<2:0>    |      | 0000         |
| 2010                        | IC1BUF                | 31:16         |       |                                                                                                                                                                                                                                         |       |       |       |       |       | IC1BUF | <31:0> |      |      |      |        |      |             |      | XXXX         |
|                             |                       | 15:0          |       |                                                                                                                                                                                                                                         |       |       |       |       |       |        |        |      |      |      | -      |      |             |      | XXXX         |
| 2200                        | IC2CON <sup>(1)</sup> | 31:16         |       | —                                                                                                                                                                                                                                       |       | —     | _     | _     |       | _      | _      |      | _    | —    |        | —    | —           | —    | 0000         |
|                             |                       | 15:0          | ON    | _                                                                                                                                                                                                                                       | SIDL  |       | —     | _     | FEDGE | C32    | ICTMR  | ICI< | 1:0> | ICOV | ICBNE  |      | ICM<2:0>    |      | 0000         |
| 2210                        | IC2BUF                | 31:16<br>15:0 |       | -         SIDL         -         -         FEDGE         C32         ICTMR         ICI<1:0>         ICOV         ICBNE         ICM<2:0>         0           IC2BUF<31:0>         IC2BUF<31:0>         IC2BUF<31:0>         IC2BUF<31:0> |       |       |       |       |       |        |        |      |      |      |        |      |             | XXXX |              |
| -                           |                       | 31:16         | _     |                                                                                                                                                                                                                                         |       |       |       |       |       |        |        |      |      |      |        |      |             |      | xxxx<br>0000 |
| 2400                        | IC3CON <sup>(1)</sup> | 15:0          | ON    |                                                                                                                                                                                                                                         | SIDL  | _     |       |       | FEDGE | C32    | ICTMR  | ICI< |      | ICOV | ICBNE  |      | ICM<2:0>    |      | 0000         |
|                             |                       | 31:16         |       |                                                                                                                                                                                                                                         | OIDE  |       |       |       | TEDOL | 002    | IOTMIX | 1014 | 1.0- | 1001 | IODINE |      | 10101 42.04 |      | XXXX         |
| 2410                        | IC3BUF                | 15:0          |       |                                                                                                                                                                                                                                         |       |       |       |       |       | IC3BUF | <31:0> |      |      |      |        |      |             |      | XXXX         |
|                             |                       | 31:16         | _     |                                                                                                                                                                                                                                         | _     | _     | _     | _     | _     | _      | _      | _    | _    | _    | _      | _    | _           | _    | 0000         |
| 2600                        | IC4CON <sup>(1)</sup> | 15:0          | ON    | _                                                                                                                                                                                                                                       | SIDL  | _     | _     | _     | FEDGE | C32    | ICTMR  | ICI< | 1:0> | ICOV | ICBNE  |      | ICM<2:0>    |      | 0000         |
|                             | 10 (5) (5             | 31:16         |       |                                                                                                                                                                                                                                         | 1     |       |       |       | 1     |        |        |      |      | 1    |        |      |             |      | XXXX         |
| 2610                        | IC4BUF                | 15:0          |       |                                                                                                                                                                                                                                         |       |       |       |       |       | IC4BUF | <31:0> |      |      |      |        |      |             |      | XXXX         |
| 0000                        | 10500N(1)             | 31:16         | —     | —                                                                                                                                                                                                                                       | —     | _     | —     | —     | —     | —      | —      | —    | —    | _    | _      | —    | _           | —    | 0000         |
| 2800                        | IC5CON <sup>(1)</sup> | 15:0          | ON    | _                                                                                                                                                                                                                                       | SIDL  | _     | _     | _     | FEDGE | C32    | ICTMR  | ICI< | 1:0> | ICOV | ICBNE  |      | ICM<2:0>    |      | 0000         |
| 2010                        |                       | 31:16         |       | •                                                                                                                                                                                                                                       | •     |       |       |       |       |        | -21:05 |      |      | •    | •      | •    |             |      | XXXX         |
| 2810                        | IC5BUF                | 15:0          |       |                                                                                                                                                                                                                                         |       |       |       |       |       | IC5BUF | <31.0> |      |      |      |        |      |             |      | XXXX         |

Legend: x = unknown value on Reset; - = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: This register has corresponding CLR, SET and INV registers at its virtual address, plus an offset of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information.

|                             | LE 4-5:          | C             |       | COMP                      | ARE 1-0   | JUIPUI | COMP  | ARE 5 F | KEGIS II | ER MAP | (-)     |      |           |       |        |      |            |              |              |
|-----------------------------|------------------|---------------|-------|---------------------------|-----------|--------|-------|---------|----------|--------|---------|------|-----------|-------|--------|------|------------|--------------|--------------|
| ess                         |                  |               |       |                           |           |        |       |         |          | Bi     | ts      |      |           |       |        |      |            |              |              |
| Virtual Address<br>(BF80_#) | Register<br>Name | Bit Range     | 31/15 | 30/14                     | 29/13     | 28/12  | 27/11 | 26/10   | 25/9     | 24/8   | 23/7    | 22/6 | 21/5      | 20/4  | 19/3   | 18/2 | 17/1       | 16/0         | All Resets   |
|                             | OC1CON           | 31:16         | _     | —                         | —         | —      |       | —       | —        | -      | _       | _    | —         | —     | —      | _    | —          | _            | 0000         |
|                             |                  | 15:0          | ON    |                           | SIDL      | —      | —     | —       | —        | —      | —       | _    | OC32      | OCFLT | OCTSEL |      | OCM<2:0>   |              | 0000         |
| 3010                        | OC1R             | 31:16<br>15:0 |       |                           |           |        |       |         |          | OC1R   | <31:0>  |      |           |       |        |      |            |              | xxxx<br>xxxx |
| 3020                        | OC1RS            | 31:16<br>15:0 |       |                           |           |        |       |         |          | OC1RS  | <31:0>  |      |           |       |        |      |            |              | XXXX<br>XXXX |
| 2000                        | 00000            | 31:16         | _     | —                         | _         |        | —     |         | —        | _      |         | —    |           |       | —      |      | —          | _            | 0000         |
| 3200                        | OC2CON           | 15:0          | ON    | _                         | SIDL      |        |       |         | —        |        | _       |      | OC32      | OCFLT | OCTSEL |      | OCM<2:0>   |              | 0000         |
| 3210                        | OC2R             | 31:16<br>15:0 |       | OC2R<31:0><br>OC2RS<31:0> |           |        |       |         |          |        |         |      |           |       |        |      |            | XXXX<br>XXXX |              |
| 3220                        | OC2RS            | 31:16<br>15:0 |       | OC2R<31:0>                |           |        |       |         |          |        |         |      |           |       |        |      |            |              | xxxx         |
|                             | -                | 31:16         |       | OC2R<31:0><br>OC2RS<31:0> |           |        |       |         |          |        |         |      |           |       |        |      |            | xxxx<br>0000 |              |
| 3400                        | OC3CON           | 15:0          | ON    |                           | SIDL      |        |       |         |          |        |         |      | OC32      | OCFLT | OCTSEL |      | OCM<2:0>   |              | 0000         |
| 3410                        | OC3R             | 31:16<br>15:0 |       |                           |           |        |       |         |          | OC3R   | <31:0>  |      |           |       |        |      |            |              | XXXX         |
| 3420                        | OC3RS            | 31:16         |       |                           |           |        |       |         |          | OC3RS  | <31:0>  |      |           |       |        |      |            |              | XXXX         |
|                             |                  | 15:0          |       |                           |           |        |       |         |          |        |         |      |           |       | 1      |      | 1          |              | XXXX         |
| 3600                        | OC4CON           | 31:16<br>15:0 | ON    |                           | —<br>SIDL |        |       | —       | _        |        |         |      | —<br>OC32 |       |        | _    | OCM<2:0>   | _            | 0000         |
|                             |                  | 31:16         | ON    |                           | SIDL      |        |       | —       | —        |        |         | _    | 0032      | OCILI | OCIGLE |      | 00101~2.02 |              | XXXX         |
| 3610                        | OC4R             | 15:0          |       |                           |           |        |       |         |          | OC4R   | <31:0>  |      |           |       |        |      |            |              | XXXX         |
| 3620                        | OC4RS            | 31:16<br>15:0 |       |                           |           |        |       |         |          | OC4RS  | <31:0>  |      |           |       |        |      |            |              | XXXX<br>XXXX |
|                             |                  | 31.16         | _     |                           | _         | _      | _     |         |          | _      | _       | _    |           |       | _      | _    | _          | _            | 0000         |
| 3800                        | OC5CON           | 15:0          | ON    | _                         | SIDL      | —      | _     | _       | —        | _      | _       | _    | OC32      | OCFLT | OCTSEL |      | OCM<2:0>   |              | 0000         |
| 2010                        | OC5R             | 31:16         |       |                           |           |        |       |         |          | OC5R   | <21:0>  |      |           | •     |        |      |            |              | XXXX         |
| 3810                        | UC5R             | 15:0          |       |                           |           |        |       |         |          | UC5R   | \$31.0> |      |           |       |        |      |            |              | XXXX         |
| 3820                        | OC5RS            | 31:16<br>15:0 |       |                           |           |        |       |         |          | OC5RS  | <31:0>  |      |           |       |        |      |            |              | XXXX<br>XXXX |

BLE 4-5: OUTPUT COMPARE 1-OUTPUT COMPARE 5 REGISTER MAP<sup>(1)</sup>

Legend: x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information.

PIC32MX1XX/2XX

#### TABLE 4-6: I2C1 AND I2C2 REGISTER MAP<sup>(1)</sup>

| ess                         |                  | 6             |             |        |           |             |             |           |             | Bi        | ts        |            |             |              |           |          |           |          | (0)        |
|-----------------------------|------------------|---------------|-------------|--------|-----------|-------------|-------------|-----------|-------------|-----------|-----------|------------|-------------|--------------|-----------|----------|-----------|----------|------------|
| Virtual Address<br>(BF80_#) | Register<br>Name | Bit Range     | 31/15       | 30/14  | 29/13     | 28/12       | 27/11       | 26/10     | 25/9        | 24/8      | 23/7      | 22/6       | 21/5        | 20/4         | 19/3      | 18/2     | 17/1      | 16/0     | All Resets |
| 5000                        | I2C1CON          | 31:16<br>15:0 | —<br>ON     | _      | —<br>SIDL | —<br>SCLREL | —<br>STRICT | —<br>A10M | —<br>DISSLW | —<br>SMEN | —<br>GCEN | —<br>STREN | —<br>ACKDT  | —<br>ACKEN   | —<br>RCEN | —<br>PEN | —<br>RSEN | —<br>SEN | 0000       |
| 5040                        | 10040747         | 31:16         | _           | _      | _         | _           | _           | _         | _           | _         | _         |            | -           |              | _         | _        | -         | _        | 0000       |
| 5010                        | I2C1STAT         | 15:0          | ACKSTAT     | TRSTAT | _         | _           | _           | BCL       | GCSTAT      | ADD10     | IWCOL     | I2COV      | D/A         | Р            | S         | R/W      | RBF       | TBF      | 0000       |
| 5020                        | I2C1ADD          | 31:16         | —           | —      |           | _           | _           |           | _           | _         | —         | _          | _           |              |           |          | —         | -        | 0000       |
| 5020                        | IZC IADD         | 15:0          | —           | —      |           | _           | —           | _         |             |           |           |            | Address     | Register     |           |          |           |          | 0000       |
| 5030                        | I2C1MSK          | 31:16         | —           | —      |           | —           | —           |           | —           | _         | —         |            | _           |              |           |          | —         |          | 0000       |
| 5050                        | 120 110101       | 15:0          | —           | _      |           | —           | —           |           |             |           |           |            | Address Ma  | ask Register | -         |          |           |          | 0000       |
| 5040                        | I2C1BRG          | 31:16         | —           | —      | —         | —           | —           | —         | —           | —         | —         | —          | —           | —            | —         | —        | —         | —        | 0000       |
| 0010                        | 1201010          | 15:0          | —           | _      | _         | _           |             |           |             |           | Bau       | d Rate Ger | erator Regi | ster         |           |          |           |          | 0000       |
| 5050                        | I2C1TRN          | 31:16         | —           | —      |           | —           | —           | —         | —           | —         | —         | —          | —           |              |           | —        | —         | —        | 0000       |
|                             | -                | 15:0          | —           | _      | —         | —           | —           | —         | —           | —         |           |            |             | Transmit     | Register  |          |           |          | 0000       |
| 5060                        | I2C1RCV          | 31:16         | _           | _      |           | _           | _           |           | —           | _         | —         |            | _           |              | -         | —        | —         | —        | 0000       |
|                             |                  | 15:0          | _           | _      |           | —           |             | —         | —           | _         |           |            |             | Receive      |           |          |           |          | 0000       |
| 5100                        | I2C2CON          | 31:16<br>15:0 | —<br>ON     |        | <br>SIDL  |             |             | —<br>A10M | —<br>DISSLW | —<br>SMEN |           | <br>STREN  | ACKDT       | —<br>ACKEN   |           | PEN      | —<br>RSEN | —<br>SEN | 0000       |
|                             |                  | 31:16         |             |        | SIDL      | SULREL      |             | A 10M     | DISSLW      |           | GCEN      |            | ACKDT       | ACKEN        | -         | PEN      | KSEN      |          | 0000       |
| 5110                        | I2C2STAT         |               | <br>ACKSTAT | TRSTAT |           |             |             | BCL       | GCSTAT      | ADD10     | IWCOL     | I2COV      | <br>D/A     | <br>P        |           | <br>R/W  | <br>RBF   | TBF      | 0000       |
|                             |                  | 31:16         | _           |        |           |             |             |           |             |           |           | -          |             | -            | -         |          | _         |          | 0000       |
| 5120                        | I2C2ADD          | 15:0          | _           | _      |           | _           | _           |           |             |           |           |            | Address     | Register     |           |          |           |          | 0000       |
|                             |                  | 31:16         | _           | _      |           |             | _           | _         |             |           | _         | _          | _           | _            | _         | _        | _         | _        | 0000       |
| 5130                        | I2C2MSK          | 15:0          | _           | _      | _         | _           | _           | _         |             |           |           |            | Address Ma  | ask Register |           |          |           |          | 0000       |
|                             | 10000000         | 31:16         | _           | _      | _         | _           | _           |           | _           | _         | _         | _          | _           | _            | _         | _        | _         | _        | 0000       |
| 5140                        | I2C2BRG          | 15:0          | _           | _      | _         | _           |             |           |             |           | Bau       | d Rate Ger | erator Regi | ster         |           |          |           |          | 0000       |
| 5450                        |                  | 31:16         | _           | _      | _         | _           | _           | _         | _           | _         | _         | —          | _           | _            | _         | _        | _         | _        | 0000       |
| 5150                        | I2C2TRN          | 15:0          | _           | —      |           | _           | _           |           | —           | _         |           |            |             | Transmit     | Register  |          |           |          | 0000       |
| 5160                        | I2C2RCV          | 31:16         |             |        | _         |             | _           |           |             |           |           |            |             |              |           | _        | —         |          | 0000       |
| 5100                        | 12021101         | 15:0          | —           | _      | _         | _           | _           | -         | _           | _         |           |            |             | Receive      | Register  |          |           |          | 0000       |

DS61168D-page 48

Legend:

x = unknown value on Reset; - = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: All registers in this table except I2CxRCV have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information.

#### TABLE 4-7: UART1 AND UART2 REGISTER MAP

| 6000         U1MODE <sup>1</sup> 15.0         ON         -         SIDL         IREN         RTSMD         -         UEN<1.0>         WAKE         LPBACK         ABAUD         RXINV         BRGH         PDSEL<1.0>         STSEL         0.00           010         U1STA(1)         15.0         OTXISE         -         -         -         -         ADM_EN         -         ADDEN         RIDLE         PERR         FERR         OERR         URXAD         011           000         U1TXREG         31:16         -         -         -         -         -         -         ADDEN         RIDLE         PERR         FERR         OERR         URXAD         011           000         U1TXREG         31:16         -         -         -         -         -         -         -         -         000         000           011         176.0         -         -         -         -         -         -         -         -         -         -         -         -         000         000         000         000         000         000         000         000         000         000         000         000         000         000         00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                          | LL <del>4</del> -/. |           |        |                                           |        |       |        |       |       |             |             |         |       |          |          |      |        |       |           |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|---------------------|-----------|--------|-------------------------------------------|--------|-------|--------|-------|-------|-------------|-------------|---------|-------|----------|----------|------|--------|-------|-----------|
| 6000         U1MODE(1)         31.16         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         000         0000         0000         0000         0000         00000         00000         000000         000000         0000000         000000000000000000000000000000000000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ess                      |                     | 6         |        |                                           |        |       |        |       |       | Bi          | ts          |         |       |          |          |      |        |       |           |
| 6000         U1MODE <sup>1</sup> 15.0         ON         -         SIDL         IREN         RTSMD         -         UEN<1.0>         WAKE         LPBACK         ABAUD         RXINV         BRGH         PDSEL<1.0>         STSEL         0.00           010         U1STA(1)         15.0         OTXISE         -         -         -         -         ADM_EN         -         ADDEN         RIDLE         PERR         FERR         OERR         URXAD         011           000         U1TXREG         31:16         -         -         -         -         -         -         ADDEN         RIDLE         PERR         FERR         OERR         URXAD         011           000         U1TXREG         31:16         -         -         -         -         -         -         -         -         000         000           011         176.0         -         -         -         -         -         -         -         -         -         -         -         -         000         000         000         000         000         000         000         000         000         000         000         000         000         000         00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Virtual Addr<br>(BF80_#) | Register<br>Name    | Bit Range | 31/15  | 30/14                                     | 29/13  | 28/12 | 27/11  | 26/10 | 25/9  | 24/8        | 23/7        | 22/6    | 21/5  | 20/4     | 19/3     | 18/2 | 17/1   | 16/0  | All Reset |
| 613         010         -         SIDE         INFAND         -         CONNEND         WARE         LPBACK         ABADD         RAINV         DBEL+1/0         STSEL         000           6010         11STA(1)         1:6         -         -         -         ADM_EN         -         ADM_EN         -         ADDEN         RINV         BDEL+1/0         STSEL         000           6020         U1TXREG         31:6         -         -         -         -         ADM         WARE         VIRE         ADDEN         FERR         OERR         URXAD         011           6020         U1TXREG         31:6         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         000         000         000         000         000         000         000         000         000         000         000         000         000         000         000         000         000         000         000         000 </td <td>6000</td> <td></td> <td>31:16</td> <td>_</td> <td>_</td> <td>_</td> <td></td> <td>_</td> <td>_</td> <td>-</td> <td></td> <td>_</td> <td>_</td> <td></td> <td>_</td> <td>—</td> <td>—</td> <td>_</td> <td>_</td> <td>0000</td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 6000                     |                     | 31:16     | _      | _                                         | _      |       | _      | _     | -     |             | _           | _       |       | _        | —        | —    | _      | _     | 0000      |
| 6010         UTXISEL<1:0>         UTXINV         URXEN         UTXEN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0000                     | OTWODE              | 15:0      | ON     |                                           | SIDL   | IREN  | RTSMD  | —     | UEN   | <1:0>       | WAKE        | LPBACK  | ABAUD | RXINV    | BRGH     | PDSE | L<1:0> | STSEL | 0000      |
| 15:0         01XBEL<105         01XBR         01XBR         01XBR         01XBR         01XBR         01XBR         01XBR         01XBR         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         10000 </td <td>6010</td> <td>111STA(1)</td> <td>31:16</td> <td></td> <td></td> <td>—</td> <td></td> <td></td> <td>—</td> <td></td> <td>_</td> <td></td> <td></td> <td></td> <td></td> <td>-</td> <td></td> <td></td> <td>-</td> <td>0000</td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 6010                     | 111STA(1)           | 31:16     |        |                                           | —      |       |        | —     |       | _           |             |         |       |          | -        |      |        | -     | 0000      |
| 6020         U1TXREG         15.0         -         -         -         -         TX8         Transmit Register         000           6030         U1RXREG         31.16         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -<                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0010                     | UIUIA               | 15:0      | UTXISE | EL<1:0>                                   | UTXINV | URXEN | UTXBRK | UTXEN | UTXBF | TRMT        | URXIS       | EL<1:0> | ADDEN | RIDLE    | PERR     | FERR | OERR   | URXDA | 0110      |
| $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 6020                     |                     | 31:16     | _      | -                                         | —      | _     | —      | _     | -     | —           | —           | —       | _     | -        | —        | _    | —      | _     | 0000      |
| 603       U1RXRG       150       -       -       -       -       -       RX8       Receive Register       000         6040       U1BRG(1)       31:16       -       -       -       -       -       -       -       -       000         6040       U1BRG(1)       31:16       -       -       -       -       -       -       -       -       -       -       000         6200       U2MODE(1)       31:16       -       -       -       -       -       -       -       -       -       -       000         6200       U2MODE(1)       31:16       -       -       -       -       -       -       -       -       -       000         6210       U2STA(1)       31:16       -       -       -       -       -       -       -       000       000       000       000       000       000       000       000       000       000       000       000       000       000       000       000       000       000       000       000       000       000       000       000       000       000       000       000       000       000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0020                     | UTIXILO             | 15:0      | _      | <u>– – – – – TX8</u> Transmit Register 00 |        |       |        |       |       |             |             |         |       |          |          |      | 0000   |       |           |
| Image: Normal biase in the section of the sectin of the section of the section of the section of the se | 6030                     |                     | 31:16     | _      | -                                         | —      | _     | —      | _     | -     | —           | —           | —       | _     | -        | —        | _    | —      | _     | 0000      |
| 600       U1BRG(1)       15:0       Baud Rate Generator Prescaler       000         6200       U2MODE(1)       31:16       -       -       -       -       -       -       -       -       000         6200       U2MODE(1)       31:16       -       -       -       -       -       -       -       -       -       -       -       000         6210       U2STA(1)       31:16       -       -       -       -       -       -       -       -       -       -       000         6210       U2STA(1)       31:16       -       -       -       -       ADD_L       NIXIV       BRGH       PDSEL<1:0>       STSEL       000         6210       U2STA(1)       31:16       -       -       -       -       -       ADM_L <n< th="">       VIXIV       BRGH       PDSEL&lt;1:0&gt;       STSEL       000         6210       U2TXRE(2)       31:16       -       -       -       -       -       -       -       -       000       000         6210       U2TXRE(2)       31:16       -       -       -       -       -       -       -       -       -</n<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0000                     | UNIXILO             | 15:0      | —      |                                           | —      | _     | —      | —     |       | RX8         |             |         |       | Receive  | Register |      |        | -     | 0000      |
| 15:0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 6040                     |                     | 31:16     | —      | —                                         | —      | _     | —      | —     | _     | —           | _           | —       | _     | —        | —        | —    | —      | —     | 0000      |
| 6200       U2MODE(1)       15:0       ON       -       SIDL       IREN       RTSMD       -       UEN<1:0>       WAKE       LPBACK       ABAUD       RXINV       BRGH       PDSEL<1:0>       STSEL       000         6210       U2STA(1)       31:16       -       -       -       -       -       ADM_EN       -       ADDEN       RXINV       BRGH       PDSEL<1:0>       STSEL       000         6210       U2STA(1)       31:16       -       -       -       -       -       ADM_EN       -       ADDEN       RIDLE       PERR       FERR       OERR       URXDA       011         6220       U2TXREG       31:16       -       -       -       -       -       -       -       -       000         6230       U2RXREG       31:16       -       -       -       -       -       -       -       -       000         6240       U2RXREG       31:16       -       -       -       -       -       -       -       000         6240       U2RXREG       31:16       -       -       -       -       -       -       -       -       000       000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0040                     | UIDINO              | 15:0      |        |                                           |        |       |        |       | Bau   | d Rate Gene | erator Pres | caler   |       |          |          |      |        | -     | 0000      |
| $ \begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 6200                     |                     |           | —      | _                                         | —      |       | —      | —     | _     | —           | _           | —       | _     | _        | —        | —    | —      |       | 0000      |
| 6210       U2STA <sup>(1)</sup> I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       I       <                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0200                     | OZINOBE             | 15:0      | ON     | _                                         | SIDL   | IREN  | RTSMD  | —     | UEN   | <1:0>       | WAKE        | LPBACK  | ABAUD | RXINV    | BRGH     | PDSE | L<1:0> | STSEL | 0000      |
| 15:0       0TXSEL <t:0>       0TXINV       0TXER       0TXER       0TXEF       TRM1       0RXISEL<t:0>       ADDEN       RIDE       PERR       PERR       OER       0RX0       011         6220       U2TXREG       31:16       -       -       -       -       -       -       -       -       -       -       -       -       -       000         6230       U2RXREG       31:16       -       -       -       -       -       -       -       -       -       000         6230       U2RXREG       31:16       -       -       -       -       -       -       -       -       000         6230       U2RXREG       31:16       -       -       -       -       -       -       -       -       000         6240       U2BRG(1)       31:16       -       -       -       -       -       -       -       -       000         6240       U2BRG(1)       31:16       -       -       -       -       -       -       -       000         6240       U2BRG(1)       31:16       -       -       -       -       -       -</t:0></t:0>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 6210                     | 112STA(1)           | 31:16     | —      | —                                         | —      |       | —      | —     | _     | ADM_EN      |             |         |       | ADDF     | R<7:0>   |      |        | -     | 0000      |
| 6220       U2TXREG       15:0       -       -       -       -       TX8       Transmit Register       000         6230       U2RXREG       31:16       -       -       -       -       -       -       -       000         6230       U2RXREG       31:16       -       -       -       -       -       -       -       -       000         6240       U2BRG(1)       31:16       -       -       -       -       -       -       -       000         6240       U2BRG(1)       31:16       -       -       -       -       -       -       -       -       000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0210                     | 02017               | 15:0      | UTXISE | L<1:0>                                    | UTXINV | URXEN | UTXBRK | UTXEN | UTXBF | TRMT        | URXIS       | EL<1:0> | ADDEN | RIDLE    | PERR     | FERR | OERR   | URXDA | 0110      |
| Image: register     Image: register <th< td=""><td>6220</td><td></td><td>31:16</td><td>—</td><td>_</td><td>—</td><td></td><td>—</td><td>—</td><td>_</td><td>—</td><td>_</td><td>—</td><td>_</td><td>—</td><td>—</td><td>—</td><td>—</td><td>—</td><td>0000</td></th<>                                                                                                                                                                                                                                                                                                                                                                                                                   | 6220                     |                     | 31:16     | —      | _                                         | —      |       | —      | —     | _     | —           | _           | —       | _     | —        | —        | —    | —      | —     | 0000      |
| 6230       U2RXREG       15:0       -       -       -       -       RX8       Receive Register       000         6240       U2BRG(1)       31:16       -       -       -       -       -       -       -       000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0220                     | OZIMILO             | 15:0      | —      | _                                         | —      |       | —      | —     | _     | TX8         |             |         |       | Transmit | Register |      |        | -     | 0000      |
| 15:0     -     -     -     -     -     RX8     Receive Register     000       6240     U2BRG <sup>(1)</sup> 31:16     -     -     -     -     -     -     -     000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 6230                     | U2RXREG             |           | —      | _                                         | —      | —     | —      | —     | _     |             | —           | —       | —     |          |          | —    | —      | —     | 0000      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0200                     | 02.000              | 15:0      | —      | _                                         | —      | —     | —      | —     | —     | RX8         |             |         |       | Receive  | Register |      |        |       | 0000      |
| Baud Rate Generator Prescaler     000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 6240                     |                     |           | —      | —                                         | —      | —     | —      | —     | —     | —           | —           | —       | —     | —        | —        | _    | _      |       | 0000      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 5240                     | SZDIKO.             | 15:0      |        |                                           |        |       |        |       | Bau   | d Rate Gene | erator Pres | caler   |       |          |          |      |        |       | 0000      |

Legend: x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: This register has corresponding CLR, SET and INV registers at its virtual address, plus an offset of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information.

| ТАВ         | LE 4-8: | S  | SPI2 ANI | D SPI2 F | REGIST | ER MAF | <b>5</b> (1) |  |
|-------------|---------|----|----------|----------|--------|--------|--------------|--|
| dress<br>#) | er      | ge |          |          |        |        |              |  |

| e                          |                  | đ             |               |         |        |              |              |              |           |        |         |        |        |          |              |          |        |         | Ś          |
|----------------------------|------------------|---------------|---------------|---------|--------|--------------|--------------|--------------|-----------|--------|---------|--------|--------|----------|--------------|----------|--------|---------|------------|
| Virtual Addres<br>(BF80_#) | Register<br>Name | Bit Range     | 31/15         | 30/14   | 29/13  | 28/12        | 27/11        | 26/10        | 25/9      | 24/8   | 23/7    | 22/6   | 21/5   | 20/4     | 19/3         | 18/2     | 17/1   | 16/0    | All Resets |
| 5000                       | SPI1CON          | 31:16         | FRMEN         | FRMSYNC | FRMPOL | MSSEN        | FRMSYPW      | Ff           | RMCNT<2:  | )>     | MCLKSEL | -      | —      | _        | _            | —        | SPIFE  | ENHBUF  | 0000       |
| 5600                       | SPITCON          | 15:0          | ON            | —       | SIDL   | DISSDO       | MODE32       | MODE16       | SMP       | CKE    | SSEN    | CKP    | MSTEN  | DISSDI   | STXISE       | EL<1:0>  | SRXISE | EL<1:0> | 0000       |
| 5040                       | SPI1STAT         | 31:16         | —             | -       | —      |              | RXE          | UFELM<4:     | 0>        |        | —       | -      |        |          | TX           | BUFELM<4 | l:0>   |         | 0000       |
| 5810                       | SFIISTAL         | 15:0          | —             | —       | _      | FRMERR       | SPIBUSY      | —            |           | SPITUR | SRMT    | SPIROV | SPIRBE | _        | SPITBE       | _        | SPITBF | SPIRBF  | 0008       |
| 5820                       | SPI1BUF          | 31:16<br>15:0 |               |         |        |              |              |              |           | DATA<  | 31:0>   |        |        |          |              |          |        |         | 0000       |
| 5830                       | SPI1BRG          | 31:16         | _             | —       | —      | —            | —            | _            | —         | _      | —       | _      | _      | —        | —            | —        | —      | _       | 0000       |
| 5630                       | SFIIDKG          | 15:0          | _             | _       | _      |              | _            | _            |           |        |         |        |        | BRG<8:0> |              |          |        |         | 0000       |
|                            |                  | 31:16         | —             | —       | —      |              | —            | —            |           | -      | -       |        | _      |          | _            | -        | _      | _       | 0000       |
| 5840                       | SPI1CON2         | 15:0          | SPI<br>SGNEXT | —       | —      | FRM<br>ERREN | SPI<br>ROVEN | SPI<br>TUREN | IGNROV    | IGNTUR | AUDEN   | _      | _      | _        | AUD-<br>MONO | —        | AUDMO  | )D<1:0> | 0000       |
| 5400                       | SPI2CON          | 31:16         | FRMEN         | FRMSYNC | FRMPOL | MSSEN        | FRMSYPW      | FF           | RMCNT<2:( | )>     | MCLKSEL |        | _      |          | _            | -        | SPIFE  | ENHBUF  | 0000       |
| 5A00                       | 01 120011        | 15:0          | ON            | —       | SIDL   | DISSDO       | MODE32       | MODE16       | SMP       | CKE    | SSEN    | CKP    | MSTEN  | DISSDI   | STXISE       | EL<1:0>  | SRXISE | EL<1:0> | 0000       |
| 5410                       | SPI2STAT         | 31:16         | —             | —       | —      |              |              | UFELM<4:     | 0>        |        | —       | _      | —      |          | ТХ           | BUFELM<4 | :0>    |         | 0000       |
| 5710                       |                  | 15:0          | —             | —       | —      | FRMERR       | SPIBUSY      | —            | —         | SPITUR | SRMT    | SPIROV | SPIRBE | —        | SPITBE       | —        | SPITBF | SPIRBF  | 0008       |
| 5A20                       | SPI2BUF          | 31:16<br>15:0 |               |         |        |              |              |              |           | DATA<  | 31:0>   |        |        |          |              |          |        |         | 0000       |
|                            |                  | 31:16         | _             | —       | _      | _            | —            | _            | _         | _      | _       | _      | —      | —        | _            | _        | —      | _       | 0000       |
| 5A30                       | SPI2BRG          | 15:0          | —             | —       |        |              | —            |              |           |        |         |        |        | BRG<8:0> |              |          |        |         | 0000       |
|                            |                  | 31:16         | _             | —       | —      |              | _            |              | _         | _      | —       | _      | _      | _        |              | _        | _      | —       | 0000       |
| 5A40                       | SPI2CON2         | 15:0          | SPI<br>SGNEXT | —       | —      | FRM<br>ERREN | SPI<br>ROVEN | SPI<br>TUREN | IGNROV    | IGNTUR | AUDEN   |        | _      |          | AUD<br>MONO  | —        | AUDMO  | )D<1:0> | 0000       |

Bits

Legend: x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

All registers in this table except SPIxBUF have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information. Note 1:

#### TABLE 4-9: ADC REGISTER MAP

|                                                                                                                                                                                                                                                | CON1                | Bit Kange<br>31:16<br>15:0 | 31/15  | 15     30/14     29/13     28/12     27/11     26/10     25/9     24/8     23/7     22/6     21/5     20/4     19/3     18/2     17/1     1                                                            |                                                                                                                                                                                                                                                                                                                   |        |                                     |               |          |            |          |                 |   |         |       |      |        | 16/0 | All Resets |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|----------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------------------------------------|---------------|----------|------------|----------|-----------------|---|---------|-------|------|--------|------|------------|
| 000         AD1C0           010         AD1C0           020         AD1C0           040         AD1C0           050         AD1C0           050         AD1C1           070         ADC1           080         ADC1           090         ADC1 | CON1                |                            | _      | SIDL           FORM<2:0>         SSRC<2:0>         CLRASAM          ASAM         SAMP         DONE                                                                                                   < |                                                                                                                                                                                                                                                                                                                   |        |                                     |               |          |            |          |                 |   |         |       |      |        | 10/0 | AIIF       |
| 010 AD1C0<br>020 AD1C0<br>040 AD1C<br>050 AD1C<br>070 ADC1<br>080 ADC1<br>090 ADC1                                                                                                                                                             |                     | 15:0                       |        | —                                                                                                                                                                                                      | _                                                                                                                                                                                                                                                                                                                 | _      | _                                   | —             | _        |            | _        |                 | _ | —       |       | —    | —      | _    | 0000       |
| 020 AD1C0<br>040 AD1C<br>050 AD1C<br>070 ADC1<br>080 ADC1<br>090 ADC1                                                                                                                                                                          | CON2 <sup>(1)</sup> |                            | ON     | —                                                                                                                                                                                                      | SIDL                                                                                                                                                                                                                                                                                                              | _      |                                     | F             | ORM<2:0> |            | 9        | SSRC<2:0>       |   | CLRASAM |       | ASAM | SAMP   | DONE | 0000       |
| 020 AD1C0<br>040 AD1C<br>050 AD1C<br>070 ADC1<br>080 ADC1<br>090 ADC1                                                                                                                                                                          |                     | 31:16                      |        | -                                                                                                                                                                                                      | —                                                                                                                                                                                                                                                                                                                 | -      | —                                   | -             | —        | —          | -        | —               | — | -       | -     | _    | -      | —    | 0000       |
| 040 AD1C<br>050 AD1C<br>070 ADC1<br>080 ADC1<br>090 ADC1                                                                                                                                                                                       |                     | 15:0<br>31:16              | _      |                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                   | OFFCAL |                                     | CSCNA         |          |            |          |                 |   | SMPI    | <3:0> |      | BOEM   | -    | 0000       |
| 050 AD1C<br>070 ADC1<br>080 ADC1<br>090 ADC1                                                                                                                                                                                                   | CON3 <sup>(1)</sup> | 15:0                       | ADRC   |                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                   | _      |                                     | <br>SAMC<4·0> |          | _          | _        | _               | - | ADCS    |       | _    | _      | —    | 0000       |
| 050 AD1C<br>070 ADC1<br>080 ADC1<br>090 ADC1                                                                                                                                                                                                   | (0) (1)             | 31:16                      | CHONB  | _                                                                                                                                                                                                      | _                                                                                                                                                                                                                                                                                                                 |        |                                     | CHOSE         |          |            | CH0NA    | _               | _ | _       |       | CH0S | A<3:0> |      | 0000       |
| 070 ADC1<br>080 ADC1<br>090 ADC1                                                                                                                                                                                                               | ICHS <sup>(1)</sup> | 15:0                       | _      | _                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                   | _      |                                     | —             | _        | _          | _        | _               |   | —       | _     | —    | _      | _    | 0000       |
| 070 ADC1<br>080 ADC1<br>090 ADC1                                                                                                                                                                                                               | CSSL <sup>(1)</sup> | 31:16                      | —      | —                                                                                                                                                                                                      | -                                                                                                                                                                                                                                                                                                                 | —      | _                                   | —             | —        | —          | —        | _               | - | —       | —     | —    | —      | -    | 0000       |
| 080 ADC1                                                                                                                                                                                                                                       |                     | 15:0                       | CSSL15 | CSSL14                                                                                                                                                                                                 | SL14       CSSL13       CSSL12       CSSL11       CSSL10       CSSL9       CSSL8       CSSL7       CSSL6       CSSL4       CSSL3       CSSL2       CSSL1       CSSL1       CSSL0         ADC Result Word 0 (ADC1BUF0<31:0>)         ADC Result Word 1 (ADC1BUF1<31:0>)         ADC Result Word 2 (ADC1BUF2<31:0>) |        |                                     |               |          |            |          |                 |   |         |       |      |        |      | 0000       |
| 090 ADC1                                                                                                                                                                                                                                       | C1BUF0              | 31:16<br>15:0              |        |                                                                                                                                                                                                        | ADC Result Word 1 (ADC1BUF1<31:0>)                                                                                                                                                                                                                                                                                |        |                                     |               |          |            |          |                 |   |         |       |      |        |      | 0000       |
| 090 ADC1                                                                                                                                                                                                                                       |                     | 31:16                      |        |                                                                                                                                                                                                        | ADC Result Word 1 (ADC1BUF1<31:0>) ADC Result Word 2 (ADC1BUF2<31:0>)                                                                                                                                                                                                                                             |        |                                     |               |          |            |          |                 |   |         |       |      |        |      | 0000       |
|                                                                                                                                                                                                                                                |                     | 15:0                       |        | ADC Result Word 1 (ADC1BUF1<31:0>)                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                   |        |                                     |               |          |            |          |                 |   |         |       |      |        |      | 0000       |
|                                                                                                                                                                                                                                                |                     | 31:16                      |        | ADC Result Word 1 (ADC1BUF1<31:0>) ADC Result Word 2 (ADC1BUF2<31:0>)                                                                                                                                  |                                                                                                                                                                                                                                                                                                                   |        |                                     |               |          |            |          |                 |   |         |       |      |        |      | 0000       |
| 0A0 ADC1                                                                                                                                                                                                                                       | JIBUFZ              | 15:0                       |        | ADC Result Word 2 (ADC1BUF2<31:0>)                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                   |        |                                     |               |          |            |          |                 |   |         |       |      |        |      | 0000       |
|                                                                                                                                                                                                                                                | C1BUF3              | 31:16                      |        | ADC Result Word 2 (ADC1BUF2<31:0>) ADC Result Word 3 (ADC1BUF3<31:0>)                                                                                                                                  |                                                                                                                                                                                                                                                                                                                   |        |                                     |               |          |            |          |                 |   |         |       |      |        |      | 0000       |
|                                                                                                                                                                                                                                                |                     | 15:0<br>31:16              |        | ADC Result Word 2 (ADC1BUF2<31:0>)                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                   |        |                                     |               |          |            |          |                 |   |         |       |      |        |      | 0000       |
| 0B0 ADC1                                                                                                                                                                                                                                       |                     | 15:0                       |        |                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                   |        |                                     |               | ADC Res  | ult Word 4 | (ADC1BUF | 4<31:0>)        |   |         |       |      |        |      | 0000       |
|                                                                                                                                                                                                                                                |                     | 31:16                      |        |                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                   |        |                                     |               |          |            |          |                 |   |         |       |      |        |      | 0000       |
| 0C0 ADC1                                                                                                                                                                                                                                       | JIBUF5              | 15:0                       |        |                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                   |        |                                     |               | ADC Res  | ult Word 5 | (ADC1BUF | 5<31:0>)        |   |         |       |      |        |      | 0000       |
| 0D0 ADC1                                                                                                                                                                                                                                       | C1BUE6              | 31:16                      |        |                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                   |        |                                     |               | ADC Res  | ult Word 6 | (ADC1BUF | S<31·0>)        |   |         |       |      |        |      | 0000       |
|                                                                                                                                                                                                                                                |                     | 15:0                       |        |                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                   |        |                                     |               |          |            | (,       |                 |   |         |       |      |        |      | 0000       |
| 0E0 ADC1                                                                                                                                                                                                                                       |                     | 31:16<br>15:0              |        |                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                   |        |                                     |               | ADC Res  | ult Word 7 | (ADC1BUF | 7<31:0>)        |   |         |       |      |        |      | 0000       |
|                                                                                                                                                                                                                                                |                     | 31:16                      |        |                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                   |        |                                     |               |          |            |          |                 |   |         |       |      |        |      | 0000       |
| 0F0 ADC1                                                                                                                                                                                                                                       |                     | 15:0                       |        |                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                   |        |                                     |               | ADC Res  | ult Word 8 | (ADC1BUF | 8<31:0>)        |   |         |       |      |        |      | 0000       |
|                                                                                                                                                                                                                                                |                     | 31:16                      |        |                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                   |        |                                     |               |          |            |          | 2 + 2 4 + 0 + 1 |   |         |       |      |        |      | 0000       |
| 100 ADC1                                                                                                                                                                                                                                       | JBOEA               | 15:0                       |        |                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                   |        |                                     |               | ADC Res  | uit word 9 | (ADC1BUF | 9<31:0>)        |   |         |       |      |        |      | 0000       |
| 110 ADC1                                                                                                                                                                                                                                       | 1BUFA               | 31:16                      |        |                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                   |        |                                     |               | ADC Res  | ult Word A | (ADC1BUF | A<31.0>)        |   |         |       |      |        |      | 0000       |
|                                                                                                                                                                                                                                                |                     | 15:0                       |        |                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                   |        |                                     |               |          |            |          |                 |   |         |       |      |        |      | 0000       |
| 120 ADC1                                                                                                                                                                                                                                       |                     |                            |        |                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                   |        |                                     |               | ADC Res  | ult Word B | (ADC1BUF | B<31:0>)        |   |         |       |      |        |      | 0000       |
|                                                                                                                                                                                                                                                |                     | 31:16                      |        |                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                   |        |                                     |               |          |            |          |                 |   |         |       |      |        |      | -          |
| 130 ADC1                                                                                                                                                                                                                                       | C1BUFB              | 15:0                       |        |                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                   |        |                                     |               |          |            |          |                 |   |         |       |      |        |      |            |
|                                                                                                                                                                                                                                                |                     | 15:0<br>31:16              |        |                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                   |        | ADC Result Word (C(ADC1BUE(C<31'D>) |               |          |            |          |                 |   |         |       |      |        |      |            |
| 140 ADC1                                                                                                                                                                                                                                       | C1BUFB              | 15:0                       |        |                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                   |        |                                     |               |          |            | (ADC1BUF | ,               |   |         |       |      |        |      | 0000       |

© 2011-2012 Microchip Technology Inc.

All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for details. Note 1:

# PIC32MX1XX/2XX

#### TABLE 4-9: ADC REGISTER MAP (CONTINUED)

| ess                         |                  |               |       |       |       |       |       |       |         | Bi          | ts       |          |      |      |      |      |      |      |            |
|-----------------------------|------------------|---------------|-------|-------|-------|-------|-------|-------|---------|-------------|----------|----------|------|------|------|------|------|------|------------|
| Virtual Address<br>(BF80_#) | Register<br>Name | Bit Range     | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9    | 24/8        | 23/7     | 22/6     | 21/5 | 20/4 | 19/3 | 18/2 | 17/1 | 16/0 | All Resets |
| 9150                        | ADC1BUFE         | 31:16<br>15:0 |       |       |       |       |       |       | ADC Res | sult Word E | (ADC1BUF | E<31:0>) |      |      |      |      |      |      | 0000       |
| 9160                        | ADC1BUFF         | 31:16<br>15:0 |       |       |       |       |       |       | ADC Res | sult Word F | (ADC1BUF | F<31:0>) |      |      |      |      |      |      | 0000       |

Note 1: All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for details.

DS61168D-page 52

#### TABLE 4-10: DMA GLOBAL REGISTER MAP<sup>(1)</sup>

| ess                         |                  | 0         |       |       |       |         |         |       |      | Bi       | ts                                      |      |      |      |      |      |           |               | 2         |  |  |  |  |  |  |  |  |  |  |  |  |
|-----------------------------|------------------|-----------|-------|-------|-------|---------|---------|-------|------|----------|-----------------------------------------|------|------|------|------|------|-----------|---------------|-----------|--|--|--|--|--|--|--|--|--|--|--|--|
| Virtual Address<br>(BF88 #) | Register<br>Name | Bit Range | 31/15 | 30/14 | 29/13 | 28/12   | 27/11   | 26/10 | 25/9 | 24/8     | 23/7                                    | 22/6 | 21/5 | 20/4 | 19/3 | 18/2 | 17/1      | 16/0          | All Reset |  |  |  |  |  |  |  |  |  |  |  |  |
| 200                         | DMACON           | 31:16     | _     | _     | _     | -       | _       | -     | —    | —        | _                                       | —    | —    | _    | _    | _    | —         | _             | 0000      |  |  |  |  |  |  |  |  |  |  |  |  |
| 3000                        | DIVIACON         | 15:0      | ON    | —     | —     | SUSPEND | DMABUSY | —     | _    | —        | —                                       | _    | —    | —    | —    | —    | —         | _             | 0000      |  |  |  |  |  |  |  |  |  |  |  |  |
| 2010                        | DMASTAT          | 31:16     |       | —     | —     | —       | —       | —     | _    | —        | —                                       | _    | —    | —    | —    | —    | —         | _             | 0000      |  |  |  |  |  |  |  |  |  |  |  |  |
| 3010                        | DIVIASTAT        | 15:0      |       | —     | —     | —       | —       | —     | _    | —        | —                                       | _    | —    | —    | RDWR | DI   | MACH<2:0> | .(2)          | 0000      |  |  |  |  |  |  |  |  |  |  |  |  |
| 302                         | DMAADDR          | 31:16     |       |       |       |         |         |       |      |          | D-31.05                                 |      |      |      |      |      |           |               | 0000      |  |  |  |  |  |  |  |  |  |  |  |  |
| 3020                        |                  | 15:0      |       |       |       |         |         |       |      | DIVIAADL | /////////////////////////////////////// |      |      |      |      |      |           | DMAADDR<31:0> |           |  |  |  |  |  |  |  |  |  |  |  |  |

Legend: x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: All registers in this table have corresponding CLR, SET and INV registers at its virtual address, plus an offset of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information.

### TABLE 4-11: DMA CRC REGISTER MAP<sup>(1)</sup>

| ess                         |                  |           |       |       |       |        |       |       |      | Bi     | ts       |      |      |      |      |      |      |      |            |
|-----------------------------|------------------|-----------|-------|-------|-------|--------|-------|-------|------|--------|----------|------|------|------|------|------|------|------|------------|
| Virtual Address<br>(BF88_#) | Register<br>Name | Bit Range | 31/15 | 30/14 | 29/13 | 28/12  | 27/11 | 26/10 | 25/9 | 24/8   | 23/7     | 22/6 | 21/5 | 20/4 | 19/3 | 18/2 | 17/1 | 16/0 | All Resets |
| 2020                        | DCRCCON          | 31:16     | _     | _     | BYTO  | )<1:0> | WBO   | _     | _    | BITO   |          | -    | _    | _    |      | -    | _    |      | 0000       |
| 3030                        | DURUUUN          | 15:0      | —     |       |       |        |       |       |      |        |          |      |      |      |      |      |      | 0000 |            |
| 3040                        | DCRCDATA         | 31:16     |       |       |       |        |       |       |      | DCRCDA | TA-31.05 |      |      |      |      |      |      |      | 0000       |
| 3040                        | DURUDAIA         | 15:0      |       |       |       |        |       |       |      | DURUDA | IA-31.02 |      |      |      |      |      |      |      | 0000       |
| 3050                        | DCRCXOR          | 31:16     |       |       |       |        |       |       |      | DCRCXC | P<31.0>  |      |      |      |      |      |      |      | 0000       |
| 5050                        | DONOAOK          | 15:0      |       |       |       |        |       |       |      | DORUAL | 1.02     |      |      |      |      |      |      |      | 0000       |

Legend: x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information.

# TABLE 4-12: DMA CHANNELS 0-3 REGISTER MAP<sup>(1)</sup>

| ess                         |                  | 0         |        |       |       |       |        |       |      | Bi     | ts      |        |        |        |         |        |        |         |            |
|-----------------------------|------------------|-----------|--------|-------|-------|-------|--------|-------|------|--------|---------|--------|--------|--------|---------|--------|--------|---------|------------|
| Virtual Address<br>(BF88_#) | Register<br>Name | Bit Range | 31/15  | 30/14 | 29/13 | 28/12 | 27/11  | 26/10 | 25/9 | 24/8   | 23/7    | 22/6   | 21/5   | 20/4   | 19/3    | 18/2   | 17/1   | 16/0    | All Resets |
| 3060                        | DCH0CON          | 31:16     | —      | _     | —     | _     | _      |       | —    | —      | _       | —      | —      | —      | —       | —      |        | —       | 0000       |
| 0000                        |                  | 15:0      | CHBUSY | —     | —     | —     | _      | —     | —    | CHCHNS | CHEN    | CHAED  | CHCHN  | CHAEN  |         | CHEDET | CHPR   | 21<1:0> | 0000       |
| 3070                        | DCH0ECON         | 31:16     | —      | —     | —     | —     | —      | —     | —    | —      |         | •      | 1      | CHAIR  |         |        |        | -       | OOFF       |
| 00.0                        |                  | 15:0      |        |       |       | CHSIR | Q<7:0> |       |      |        | CFORCE  | CABORT | PATEN  | SIRQEN | AIRQEN  | —      | -      | —       | FF00       |
| 3080                        | DCH0INT          | 31:16     | —      | —     | —     | —     | —      | _     | —    | —      | CHSDIE  | CHSHIE | CHDDIE | CHDHIE | CHBCIE  | CHCCIE | CHTAIE | CHERIE  | 0000       |
|                             |                  | 15:0      | —      | —     | —     | —     | —      | —     | —    | —      | CHSDIF  | CHSHIF | CHDDIF | CHDHIF | CHBCIF  | CHCCIF | CHTAIF | CHERIF  | 0000       |
| 3090                        | DCH0SSA          | 31:16     |        |       |       |       |        |       |      | CHSSA  | <31:0>  |        |        |        |         |        |        |         | 0000       |
|                             |                  | 15:0      |        |       |       |       |        |       |      | 01100, |         |        |        |        |         |        |        |         | 0000       |
| 30A0                        | DCH0DSA          | 31:16     |        |       |       |       |        |       |      | CHDSA  | <31:0>  |        |        |        |         |        |        |         | 0000       |
| 007.0                       |                  | 15:0      |        |       |       |       |        |       |      | 0.120, |         |        |        |        |         |        |        |         | 0000       |
| 30B0                        | DCH0SSIZ         | 31:16     | —      | —     | —     | —     | —      | —     | —    | —      | —       | —      | —      | —      | —       | —      | —      | —       | 0000       |
| 0020                        | 50.1000.2        | 15:0      |        |       |       |       |        |       |      | CHSSIZ | 2<15:0> |        |        |        |         |        |        | -       | 0000       |
| 30C0                        | DCH0DSIZ         | 31:16     | —      | —     | —     | —     | —      | —     | —    | —      | —       | —      | —      | —      | —       | —      | —      | —       | 0000       |
|                             | 5 01105 012      | 15:0      |        |       |       |       |        |       |      | CHDSIZ | Z<15:0> |        |        |        |         |        |        | -       | 0000       |
| 30D0                        | DCH0SPTR         | 31:16     | —      | —     | —     | —     | —      | —     | —    | —      | —       | —      | —      | —      | —       | —      | —      | —       | 0000       |
| 0020                        |                  | 15:0      |        |       |       |       |        |       |      | CHSPT  | R<15:0> |        |        |        |         |        |        | -       | 0000       |
| 30F0                        | DCH0DPTR         | 31:16     | —      | —     | —     | —     | —      | —     | —    | —      | —       | —      | —      | —      | —       | —      | —      | —       | 0000       |
| 0020                        |                  | 15:0      |        |       |       |       |        |       |      | CHDPTI | R<15:0> |        |        |        |         |        |        | -       | 0000       |
| 30F0                        | DCH0CSIZ         | 31:16     | —      | —     | —     | —     | —      | —     | —    | —      | —       | —      | —      | —      | —       | —      | —      | —       | 0000       |
| 00.0                        |                  | 15:0      |        |       |       |       |        |       |      | CHCSIZ | Z<15:0> |        |        |        |         |        |        | -       | 0000       |
| 3100                        | DCH0CPTR         | 31:16     | —      | _     | —     | —     | —      | —     | —    | —      | —       | —      | —      | —      | _       | -      | —      | —       | 0000       |
|                             |                  | 15:0      |        |       |       |       |        |       |      | CHCPTI | R<15:0> |        |        |        |         |        |        |         | 0000       |
| 3110                        | DCH0DAT          | 31:16     |        | _     | —     | —     | _      | _     | —    |        | _       | —      | —      | —      | —       | —      | —      | —       | 0000       |
|                             |                  | 15:0      |        | _     | —     | —     | _      | _     | —    |        |         |        |        | CHPDA  | \T<7:0> |        |        |         | 0000       |
| 3120                        | DCH1CON          | 31:16     | —      | _     | —     | —     | _      | _     | —    | —      | _       | —      | —      | —      | —       | -      | —      | —       | 0000       |
| 0.20                        |                  | 15:0      | CHBUSY | —     | —     | —     | _      | -     | —    | CHCHNS | CHEN    | CHAED  | CHCHN  | CHAEN  | —       | CHEDET | CHPR   | 21<1:0> | 0000       |
| 3130                        | DCH1ECON         | 31:16     | —      | —     | —     | —     | —      | —     | —    | —      |         |        | 1      |        | Q<7:0>  |        |        | -       | OOFF       |
| 0100                        | Donneoon         | 15:0      |        |       |       | CHSIR | Q<7:0> |       |      |        | CFORCE  | CABORT | PATEN  | SIRQEN | AIRQEN  | —      | —      | —       | FF00       |
| 3140                        | DCH1INT          | 31:16     | —      | —     | —     | —     | —      | —     | —    | —      | CHSDIE  | CHSHIE | CHDDIE | CHDHIE | CHBCIE  | CHCCIE | CHTAIE | CHERIE  | 0000       |
| 5110                        | 2011111          | 15:0      | —      | —     | —     | —     | —      | —     |      | —      | CHSDIF  | CHSHIF | CHDDIF | CHDHIF | CHBCIF  | CHCCIF | CHTAIF | CHERIF  | 0000       |
| 3150                        | DCH1SSA          | 31:16     |        |       |       |       |        |       |      | CHSSA  | <31.0>  |        |        |        |         |        |        |         | 0000       |
| 5100                        |                  | 15:0      |        |       |       |       |        |       |      | 01007  |         |        |        |        |         |        |        |         | 0000       |
| 3160                        | DCH1DSA          | 31:16     |        |       |       |       |        |       |      | CHDSA  | <31.0>  |        |        |        |         |        |        |         | 0000       |
| 5100                        | 201120/(         | 15:0      |        |       |       |       |        |       |      | 01100/ |         |        |        |        |         |        |        |         | 0000       |

DS61168D-page 54

Legend: x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information.

| TABLE 4-12: DMA CHANNELS 0-3 REGISTER MAP <sup>(1)</sup> (CONTINU |
|-------------------------------------------------------------------|
|-------------------------------------------------------------------|

| 1470       DCHISIZ       150                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                           | LE 4-12:         |           |       | ININELS | 0 U-3 RE | GISTER |       |       | INUED |        |         |          |        |       |        |        |         |        |            |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|------------------|-----------|-------|---------|----------|--------|-------|-------|-------|--------|---------|----------|--------|-------|--------|--------|---------|--------|------------|
| 3170     Def 1371     31.16     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     0     0       3180     Def11087     311.6     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | SS                        |                  |           |       |         |          |        |       |       |       | Bi     | ts      |          |        |       |        |        |         |        |            |
| 3170     Def 1371     31.16     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     0     0       3180     Def11087     311.6     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Virtual Addre<br>(BF88_#) | Register<br>Name | Bit Range | 31/15 | 30/14   | 29/13    | 28/12  | 27/11 | 26/10 | 25/9  | 24/8   | 23/7    | 22/6     | 21/5   | 20/4  | 19/3   | 18/2   | 17/1    | 16/0   | All Resets |
| 153       CH32243 DP       CH32243 DP       000000000000000000000000000000000000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                           | DCH1SSIZ         |           | —     | -       | —        | —      | _     | —     | _     | -      |         | -        | _      | —     | -      | _      | _       | —      | 0000       |
| 140       DeH10s/z       15.0       -       -       -       -       -       -       -       -       0000         1100       DeH10s/z       15.0       -       -       -       -       -       -       -       0000         1100       DeH10s/z       15.0       -       -       -       -       -       -       -       0000         1100       DeH10s/z       15.0       -       -       -       -       -       -       -       -       0000         1100       DeH10s/z       15.0       -       -       -       -       -       -       -       -       -       -       0000         1100       DeH10s/z       15.0       -       -       -       -       -       -       -       -       -       -       0000         1100       DeH10s/z       15.0       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       0000         1100       DeH10s/z       15.0       CH10s/z       -       -       -       -       -       -                                                                                                                                                                                                                                                                                                                                                                                                                                            | 5170                      | DOITIOOIZ        | 15:0      |       |         |          |        |       |       |       | CHSSIZ | 2<15:0> |          |        |       |        |        |         |        | 0000       |
| 150                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 3180                      | DCH1DSIZ         | 31:16     | —     | _       | —        | —      | _     | —     | _     | —      | _       | _        | _      | —     | —      | —      | _       |        | 0000       |
| 1400       DCH1SPIR       150                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0100                      |                  |           |       |         |          |        |       |       |       | CHDSIZ | 2<15:0> |          |        |       |        |        |         |        | 0000       |
| 15.0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0                                                                                                                                                                                                                                                                                                                                             | 3190                      | DCH1SPTR         |           | —     | —       | —        | _      | _     | _     |       | —      |         | —        | _      | —     | _      | —      | _       |        | 0000       |
| 1140       DCHIDPIR       150       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000                                                                                                                                                                                                                                                                                                  | 0.00                      |                  |           |       |         |          |        |       |       |       | CHSPTF | R<15:0> |          |        |       |        |        |         |        | 0000       |
| M160       DCH10SZ       31:6       -       -       -       -       -       -       -       -       -       -       000       000         1160       15:0       -       -       -       -       -       -       -       -       -       000         3116       -       -       -       -       -       -       -       -       -       -       000         3116       -       -       -       -       -       -       -       -       -       -       000         3116       -       -       -       -       -       -       -       -       -       -       000         3116       -       -       -       -       -       -       -       -       -       000         3116       -       -       -       -       -       -       -       -       -       000         3116       -       -       -       -       -       -       -       -       -       000         3116       -       -       -       -       -       -       -       -       -       0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 31A0                      | DCH1DPTR         |           | —     | —       | —        | —      | —     | —     | —     | —      |         | —        | —      |       | —      | —      | _       |        | -          |
| 1480       DCH102H       15.0       CH202H       15.0       CH202H       15.0       CH202H       CH202H <t< td=""><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td>CHDPT</td><td>R&lt;15:0&gt;</td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td></t<> |                           |                  |           |       |         |          |        |       |       |       | CHDPT  | R<15:0> |          |        |       |        |        |         |        |            |
| 31:0       DCH1CPTR       31:16       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 31B0                      | DCH1CSIZ         |           | —     | _       | —        | —      | —     | —     | —     | -      |         | —        | —      | —     | —      | —      | —       | —      |            |
| 1100       DCH104TR       15.0       CHCPTR       15.0       CHCPTR       15.0       0000         3110       DCH10AT       15.0       -       -       -       -       -       -       -       -       0000         3110       DCH10AT       15.0       -       -       -       -       -       -       -       -       -       0000         3110       -       -       -       -       -       -       -       -       -       -       0000         3116       -       -       -       -       -       -       -       -       -       -       0000         3116       -       -       -       -       -       -       -       -       -       -       -       -       -       -       0000         3116       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       - <td< td=""><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td>CHCSIZ</td><td>2&lt;15:0&gt;</td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td></td<>                                                                                                                                                                                                                                            |                           |                  |           |       |         |          |        |       |       |       | CHCSIZ | 2<15:0> |          |        |       |        |        |         |        |            |
| 31D0       DCH1DAT       31:16       -       -       -       -       -       -       -       -       -       -       -       0000         31D0       DCH1DAT       15:0       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       0000         3160       DCH2CON       31:16       -       -       -       -       -       -       -       -       -       -       -       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       0000       00000       0000       0000       <                                                                                                                                                                                                                                                                                                                                                                                                | 31C0                      | DCH1CPTR         |           |       | _       |          | _      | _     | _     |       |        |         | _        | _      |       | _      | _      |         |        | -          |
| 13100       DCH1DA       15.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                           |                  |           |       |         |          |        |       |       |       |        |         |          |        |       |        |        |         |        |            |
| 31:0                                               CHCRNS         CHAR         CHAR          CHAR         CHAR          CHAR         CHAR          CHAR          CHAR          CHAR          CHAR          CHAR          CHAR          CHAR          CHAR          CHAR          CHAR          CHAR          CHAR          CHAR          CHAR          CHAR             CHAR         CHAR         CHAR         CHAR         CHAR         CHAR         CHAR         CHAR         CHAR         CHAR         CHAR         CHAR         CHAR         CHAR         CHAR         CHAR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 31D0                      | DCH1DAT          |           |       |         |          |        |       |       |       |        |         | _        | _      |       |        | _      |         |        | -          |
| 31-0     DCH2CON     15.0     CHBUSY     -     -     -     -     -     -     CHCHNS     CHA     CHAED     CHAEN     -     CHEDET     CHPRI-1:0>     0000       31-0     -     -     -     -     -     -     -     -     -     -     0000       31-0     -     -     -     -     -     -     -     -     -     -     0000       31-0     -     -     -     -     -     -     -     -     -     -     -     0000       3200     DCH2SKA     31:16     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     - <td< td=""><td></td><td></td><td></td><td>_</td><td></td><td></td><td></td><td>_</td><td></td><td></td><td></td><td></td><td></td><td></td><td>CHPDA</td><td></td><td></td><td></td><td></td><td></td></td<>                                                                                                                                                                                                                                                                                                                                                                 |                           |                  |           | _     |         |          |        | _     |       |       |        |         |          |        | CHPDA |        |        |         |        |            |
| Alfo         D-H2ECON         31:16         -         -         -         -         -         -         -         -         -         -         0072           3200         DCH2INT         15:0         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         00000                                                                                                                                                                                                                                                                                                                                           | 31E0                      | DCH2CON          |           |       |         |          |        |       |       |       |        |         |          |        |       |        |        |         |        |            |
| 31-0       DCH2ECON       15.0       CHSIRQ<7:0>       CFORCE       CABORT       PATEN       SIRQEN       AIRQEN       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -                                                                                                                                                                                                                                                                                                                                                                                                                                             |                           |                  |           |       |         |          |        |       |       |       |        | GHEN    | UNALD    | CHCHIN |       |        | CHEDET | UTEN    | 151.02 |            |
| 3200         DCH2INT         31:16         -         -         -         -         -         CHSDIE         CHSDIE         CHDDIE         CHDLE         CHDLE         CHCIE         CHCIE         CHTAIE         CHERIE         0000           3210         DCH2SSA         31:16         -         -         -         -         -         CHSDIF         CHSDIF         CHDIF         CHDIF         CHCIE                                                                                                                                                                                              | 31F0                      | DCH2ECON         |           |       |         |          | CHSIR  |       |       |       |        | CEORCE  | CABORT   | ράτεν  |       |        | _      | _       |        |            |
| 3200     DCH2INT     15:0     -     -     -     -     -     CHSDIF     CHDIF     CHDIF     CHBCIF     CHCCIF     CHTAIF     CHERIF     0000       3210     DCH2SSA     31:16     -     -     -     -     -     CHSSA<31:0>     0000       3220     DCH2DSA     31:16     -     -     -     -     -     -     -     -     0000       3230     DCH2DSA     31:16     -     -     -     -     -     -     -     -     0000       3230     DCH2DSA     31:16     -     -     -     -     -     -     -     -     0000       3240     DCH2DSIZ     31:16     -     -     -     -     -     -     -     -     0000       3240     DCH2DSIZ     31:16     -     -     -     -     -     -     -     0000       3250     DCH2DSIZ     31:16     -     -     -     -     -     -     -     0000       3260     DCH2DSIZ     31:16     -     -     -     -     -     -     -     0000       3270     DCH2CSIZ     31:16     -     -     -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                           |                  |           | _     | _       |          |        |       | _     | _     | _      |         |          |        |       |        |        |         |        |            |
| 3210       DCH2SSA       31:16       CHSSA<31:0>       0000         3220       DCH2DSA       31:16       CHDSA<31:0>       0000         3230       DCH2SSIZ       31:16       -       -       -       -       -       -       -       0000         3230       DCH2SSIZ       31:16       -       -       -       -       -       -       -       -       0000         3230       DCH2SSIZ       31:16       -       -       -       -       -       -       -       -       0000         3240       DCH2DSIZ       31:16       -       -       -       -       -       -       -       0000         3250       DCH2SPTR       31:16       -       -       -       -       -       -       0000         3260       DCH2DPTR       31:16       -       -       -       -       -       -       0000         3270       DCH2CSIZ       31:16       -       -       -       -       -       -       0000         3270       DCH2CSIZ       31:16       -       -       -       -       -       -       -       -       0000                                                                                                                                                                                                                                                                                                                                                                                                                              | 3200                      | DCH2INT          |           | _     |         |          |        |       |       |       |        |         |          |        |       |        |        |         |        |            |
| 3210       DCH2SSA       15:0       000000000000000000000000000000000000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                           |                  |           |       |         |          |        |       |       |       |        |         | orioriii | ONDEN  | OLDIN | onboil | oncon  | 0111/11 | OFIEIR |            |
| 3220       DCH2DSA       31:16<br>15:0       CHDSA<31:0>       000000000000000000000000000000000000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 3210                      | DCH2SSA          |           |       |         |          |        |       |       |       | CHSSA  | <31:0>  |          |        |       |        |        |         |        |            |
| 3220     DCH2DSA     15:0     CHDSA<31:0>       3230     DCH2SSIZ     31:16     -     -     -     -     -     -     -     0000       3230     DCH2SSIZ     31:16     -     -     -     -     -     -     -     -     0000       3240     DCH2DSIZ     31:16     -     -     -     -     -     -     -     -     0000       3240     DCH2DSIZ     31:16     -     -     -     -     -     -     -     -     0000       3250     DCH2SPTR     31:16     -     -     -     -     -     -     -     -     0000       3260     DCH2DPTR     31:16     -     -     -     -     -     -     -     -     0000       3260     DCH2DPTR     31:16     -     -     -     -     -     -     -     -     0000       3260     DCH2CPTR     31:16     -     -     -     -     -     -     -     -     0000       3270     DCH2CFIZ     31:16     -     -     -     -     -     -     -     -     -     00000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                           |                  |           |       |         |          |        |       |       |       |        |         |          |        |       |        |        |         |        | 0000       |
| 3230       DCH2SSIZ       15:0       CHSSIZ<15:0>       0000         3240       DCH2DSIZ       31:16       -       -       -       -       -       -       0000         3240       DCH2DSIZ       31:16       -       -       -       -       -       -       -       0000         3250       DCH2SPTR       31:16       -       -       -       -       -       -       -       0000         3250       DCH2SPTR       31:16       -       -       -       -       -       -       -       -       0000         3260       DCH2DPTR       31:16       -       -       -       -       -       -       -       -       0000         3260       DCH2DPTR       31:16       -       -       -       -       -       -       -       -       0000         3270       DCH2SZIZ       31:16       -       -       -       -       -       -       -       -       0000         3270       DCH2SZIZ       31:16       -       -       -       -       -       -       -       -       -       -       0000 <td>3220</td> <td>DCH2DSA</td> <td></td> <td></td> <td></td> <td></td> <td></td> <td></td> <td></td> <td></td> <td>CHDSA</td> <td>&lt;31:0&gt;</td> <td></td> <td></td> <td></td> <td></td> <td></td> <td></td> <td></td> <td>0000</td>                                                                                                                                                                                                         | 3220                      | DCH2DSA          |           |       |         |          |        |       |       |       | CHDSA  | <31:0>  |          |        |       |        |        |         |        | 0000       |
| 15:0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                           | D.01100.017      | 31:16     | _     | _       | _        | _      | _     | _     | _     | _      | _       | _        | _      | _     | _      | _      | _       | _      | 0000       |
| 3240     DCH2DSIZ     15:0     CHDSIZ<15:0>     0000       3250     DCH2SPTR     31:16     -     -     -     -     -     -     0000       3260     DCH2DPTR     31:16     -     -     -     -     -     -     -     0000       3260     DCH2DPTR     31:16     -     -     -     -     -     -     -     0000       3260     DCH2DPTR     31:16     -     -     -     -     -     -     -     -     0000       3270     DCH2SZZ     31:16     -     -     -     -     -     -     -     -     0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 3230                      | DCH2SSIZ         | 15:0      |       |         |          |        |       |       |       | CHSSIZ | 2<15:0> |          |        |       |        |        |         |        | 0000       |
| 15:0       CHDSIZ=15:0>       0000         3250       DCH2SPTR       31:16       -       -       -       -       -       -       -       0000         3260       DCH2DPTR       31:16       -       -       -       -       -       -       -       -       -       0000         3260       DCH2DPTR       31:16       -       -       -       -       -       -       -       0000         3270       DCH2CR1Z       31:16       -       -       -       -       -       -       -       00000         3270       DCH2CR1Z       31:16       -       -       -       -       -       -       -       -       00000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0040                      | 00100017         | 31:16     | _     | —       | _        | —      | —     | —     | _     | —      | _       | —        | —      | _     | —      | —      | —       | _      | 0000       |
| 3250     DCH2SPTR     15:0     CHSPTR<15:0>     0000       3260     DCH2DPTR     31:16     -     -     -     -     -     -     -     0000       3260     DCH2DPTR     31:16     -     -     -     -     -     -     -     0000       3270     DCH2SEIZ     31:16     -     -     -     -     -     -     -     0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 3240                      | DCH2DSIZ         | 15:0      |       |         |          |        |       |       |       | CHDSIZ | 2<15:0> |          |        |       |        |        |         |        | 0000       |
| 15:0     CHSPTR<15:0>     0000       3260     DCH2DPTR     31:16     -     -     -     -     -     -     -     0000       15:0     CHDPTR     15:0     CHDPTR<15:0>     0000       3270     DCH20SIZ     31:16     -     -     -     -     -     -     0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 2250                      | псизертр         | 31:16     | —     |         | _        | _      |       | _     |       | _      |         |          |        | —     |        | _      |         | —      | 0000       |
| 3260         DCH2DPTR         CHDPTR<15:0>         0000           3270         DCH2CSIZ         31:16         -         -         -         -         -         -         000000000000000000000000000000000000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 3250                      | DOUTSPIK         | 15:0      |       |         |          |        |       |       |       | CHSPT  | R<15:0> |          |        |       |        |        |         |        | 0000       |
| 15:0     CHDPTR<15:0>     0000       3270     DCH20SIZ     31:16     -     -     -     -     -     -     0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 2260                      |                  | 31:16     | —     | _       | _        | _      | _     | _     | _     | _      | _       | _        | _      | —     | _      | _      | _       |        | 0000       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 3200                      |                  | 15:0      |       |         |          |        |       |       |       | CHDPT  | R<15:0> |          |        |       |        |        |         |        | 0000       |
| CHCSIZ<15:0> 0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 3270                      |                  | 31:16     |       | _       |          |        | _     |       | _     | _      |         | _        | —      |       | _      |        | _       |        | 0000       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 5270                      | DUNZUOIZ         | 15:0      |       |         |          |        |       |       |       | CHCSIZ | 2<15:0> |          |        |       |        |        |         |        | 0000       |

Legend: x = unknown value on Reset; - = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information.

PIC32MX1XX/2XX

# TABLE 4-12: DMA CHANNELS 0-3 REGISTER MAP<sup>(1)</sup> (CONTINUED)

| ess                         |                  |               |                   |                                                                                                                                                                                       |       |       |       |       |      | Bi     | ts      |       |       |       |         |        |      |        |            |
|-----------------------------|------------------|---------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|------|--------|---------|-------|-------|-------|---------|--------|------|--------|------------|
| Virtual Address<br>(BF88_#) | Register<br>Name | Bit Range     | 31/15             | 30/14                                                                                                                                                                                 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8   | 23/7    | 22/6  | 21/5  | 20/4  | 19/3    | 18/2   | 17/1 | 16/0   | All Resets |
| 3280                        | DCH2CPTR         | 31:16         | —                 | _                                                                                                                                                                                     | —     | _     |       |       | _    |        |         | _     |       | _     |         | —      | _    |        | 0000       |
| 0200                        | Donizor m        | 15:0          |                   |                                                                                                                                                                                       |       |       |       |       |      | CHCPT  | R<15:0> |       |       |       |         |        |      |        | 0000       |
| 3200                        | DCH2DAT          | 31:16         | _                 | _                                                                                                                                                                                     |       | —     | _     | _     | —    | _      | _       | —     | —     | —     | _       | —      | —    | _      | 0000       |
| 0200                        | DONZDAN          | 15:0          | _                 | _                                                                                                                                                                                     |       | —     | _     | _     | —    | _      |         |       |       | CHPDA | T<7:0>  |        |      |        | 0000       |
| 32A0                        | DCH3CON          | 31:16         | —                 | —                                                                                                                                                                                     | —     | —     | _     | _     | —    | —      | —       | —     | —     | —     | _       | —      | —    | —      | 0000       |
| 02/10                       | Deriocoli        | 15:0          | CHBUSY            | —                                                                                                                                                                                     | —     | —     |       | _     | _    | CHCHNS | CHEN    | CHAED | CHCHN | CHAEN | —       | CHEDET | CHPR | l<1:0> | 0000       |
| 32B0                        | DCH3ECON         | 31:16         | —                 | CHSIRQ<7:0> CFORCE CABORT PATEN SIRQEN AIRQEN FFO                                                                                                                                     |       |       |       |       |      |        |         |       |       |       |         |        |      | OOFF   |            |
|                             |                  | 15:0          |                   | CHSIRQ<7:0>         CFORCE         CABORT         PATEN         SIRQEN         AIRQEN         —         —         —         —         —         FF00000000000000000000000000000000000 |       |       |       |       |      |        |         |       |       |       |         |        |      | FF00   |            |
| 32C0                        | <b>DCH3INT</b>   | 31:16         | _                 | CHSDIE CHSHIE CHDDIE CHDHIE CHBCIE CHCCIE CHTAIE CHERIE 00                                                                                                                            |       |       |       |       |      |        |         |       |       |       |         |        |      |        |            |
|                             |                  | 15:0          | -                 |                                                                                                                                                                                       |       |       |       |       |      |        |         |       |       |       |         |        |      |        |            |
| 32D0                        | DCH3SSA          | 31:16<br>15:0 |                   | CHSSA<31:0>                                                                                                                                                                           |       |       |       |       |      |        |         |       |       |       |         |        |      | 0000   |            |
|                             |                  | 31:16         |                   |                                                                                                                                                                                       |       |       |       |       |      |        |         |       |       |       |         |        |      |        | 0000       |
| 32E0                        | DCH3DSA          | 15:0          |                   |                                                                                                                                                                                       |       |       |       |       |      | CHDSA  | <31:0>  |       |       |       |         |        |      |        | 0000       |
| 2050                        | DOUDOOIZ         | 31:16         | _                 | _                                                                                                                                                                                     | —     | —     | —     | —     | —    | —      | —       | —     | —     | —     | _       | —      | —    | —      | 0000       |
| 32FU                        | DCH3SSIZ         | 15:0          |                   |                                                                                                                                                                                       |       |       |       |       |      | CHSSIZ | Z<15:0> |       |       |       |         |        |      |        | 0000       |
| 3300                        | DCH3DSIZ         | 31:16         | -                 | _                                                                                                                                                                                     | —     | —     | —     | —     | —    | —      | _       | —     | —     | —     | _       |        |      | _      | 0000       |
| 3300                        | DCHODOLZ         | 15:0          |                   |                                                                                                                                                                                       | -     | -     |       |       |      | CHDSIZ | Z<15:0> |       |       |       |         | -      |      |        | 0000       |
| 3310                        | DCH3SPTR         | 31:16         | -                 | _                                                                                                                                                                                     |       | —     | —     | —     | —    | —      | _       | —     | —     | —     | _       |        |      | _      | 0000       |
| 3310                        | Densor IIX       | 15:0          |                   |                                                                                                                                                                                       |       |       |       |       |      | CHSPTI | R<15:0> |       |       |       |         |        |      |        | 0000       |
| 3320                        | DCH3DPTR         | 31:16         | —                 | —                                                                                                                                                                                     | —     | —     | —     | —     | —    | —      | —       | —     | —     | —     | —       | —      | —    | —      | 0000       |
| 0020                        | DONODI IIX       | 15:0          |                   |                                                                                                                                                                                       |       |       |       |       |      | CHDPTI | R<15:0> |       |       |       |         |        |      |        | 0000       |
| 3330                        | <b>DCH3CSIZ</b>  | 31:16         | —                 |                                                                                                                                                                                       | —     | _     | _     | _     | —    | —      | _       | —     | _     | —     | _       | _      | —    |        | 0000       |
|                             |                  | 15:0          |                   | CHCSIZ<15:0> 000                                                                                                                                                                      |       |       |       |       |      |        |         |       |       |       |         |        |      |        |            |
| 3340                        | DCH3CPTR         | 31:16         |                   |                                                                                                                                                                                       |       |       |       |       |      |        |         |       |       |       |         | 0000   |      |        |            |
|                             |                  | 15:0          | CHCPTR<15:0> 0000 |                                                                                                                                                                                       |       |       |       |       |      |        |         |       |       |       |         |        |      |        |            |
| 3350                        | DCH3DAT          | 31:16         | —                 | —                                                                                                                                                                                     | —     | —     | —     | —     | —    | —      | —       | —     | _     | —     | —       | —      | —    | —      | 0000       |
|                             |                  | 15:0          | —                 | —                                                                                                                                                                                     | —     | —     | _     | _     | _    | _      |         |       |       | CHPDA | \T<7:0> |        |      |        | 0000       |

Legend: x = unknown value on Reset; - = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information.

#### TABLE 4-13: COMPARATOR REGISTER MAP<sup>(1)</sup>

| ş                           |                  |          |       |       |       |       |       |       |      | Bi   | te    |        |      |      |      |       |       |       |          |
|-----------------------------|------------------|----------|-------|-------|-------|-------|-------|-------|------|------|-------|--------|------|------|------|-------|-------|-------|----------|
| tes                         | -                | ge       |       | 1     | 1     | 1     |       |       |      | 51   |       |        |      |      |      |       |       |       | 2        |
| Virtual Address<br>(BF80_#) | Register<br>Name | Bit Rang | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7  | 22/6   | 21/5 | 20/4 | 19/3 | 18/2  | 17/1  | 16/0  | All Rese |
|                             | CM1CON           | 31:16    | _     | _     | _     | —     | —     | _     |      | _    | _     |        | _    |      | —    | —     | —     |       | 0000     |
| A000                        | CINICON          | 15:0     | ON    | COE   | CPOL  | _     | _     | _     | _    | COUT | EVPOI | _<1:0> | —    | CREF | —    | —     | CCH   | <1:0> | 00C3     |
| 4010                        | CM2CON           | 31:16    | —     |       |       |       | -     |       |      | -    |       |        | -    |      | —    | —     | —     | _     | 0000     |
| AUTU                        | CIVIZCON         | 15:0     | ON    | COE   | CPOL  | _     | -     | -     | —    | COUT | EVPO  | _<1:0> | —    | CREF | —    | _     | CCH   | <1:0> | 00C3     |
| 1020                        | CM3CON           | 31:16    | —     | _     | _     | _     | -     | -     | —    | -    | -     | —      | —    | —    | —    | _     | —     | —     | 0000     |
| AUZU                        | CIVISCON         | 15:0     | ON    | COE   | CPOL  | _     | -     | Ι     | _    | COUT | EVPO  | _<1:0> | _    | CREF | _    | _     | CCH   | <1:0> | 00C3     |
| A060                        | CMSTAT           | 31:16    | —     | —     | —     | —     | _     | —     | _    | _    | —     | —      | —    | _    | —    | —     | —     | —     | 0000     |
| A000                        | CIVISTAT         | 15:0     | _     | _     | SIDL  | _     | _     | _     | _    | _    | _     |        | _    |      | -    | C3OUT | C2OUT | C10UT | 0000     |

Legend: x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information.

#### TABLE 4-14: COMPARATOR VOLTAGE REFERENCE REGISTER MAP<sup>(1)</sup>

| ess                         |                  | 6         |       |       |       |       |       |       |      | Bits |      |       |      |       |      |      |      |      | ú         |
|-----------------------------|------------------|-----------|-------|-------|-------|-------|-------|-------|------|------|------|-------|------|-------|------|------|------|------|-----------|
| Virtual Address<br>(BF80_#) | Register<br>Name | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6  | 21/5 | 20/4  | 19/3 | 18/2 | 17/1 | 16/0 | All Reset |
| 0000                        |                  | 31:16     |       | _     | _     | —     | —     | _     | —    | _    | _    | _     | _    | _     | _    | _    | —    | _    | 0000      |
| 9800                        | CVRCON           | 15:0      | ON    | _     | —     |       |       | —     | —    | _    |      | CVROE | CVRR | CVRSS |      | CVR< | 3:0> |      | 0000      |

Legend: x = unknown value on Reset; --- = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information.

#### TABLE 4-15: FLASH CONTROLLER REGISTER MAP

| ess                         |                        | Ċ.        |       |                                                                                    |                                                                                                                                                      |       |       |       |      | Bi     | s        |      |      |      |      |      |      |      |            |
|-----------------------------|------------------------|-----------|-------|------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|------|--------|----------|------|------|------|------|------|------|------|------------|
| Virtual Address<br>(BF80_#) | Register<br>Name       | Bit Range | 31/15 | 30/14                                                                              | 29/13                                                                                                                                                | 28/12 | 27/11 | 26/10 | 25/9 | 24/8   | 23/7     | 22/6 | 21/5 | 20/4 | 19/3 | 18/2 | 17/1 | 16/0 | All Resets |
| E400                        | NVMCON <sup>(1)</sup>  | 31:16     | _     | _                                                                                  | WREN         WRERR         LVDERR         LVDSTAT         —         —         —         —         —         —         —         NVMOP<3:0>         0 |       |       |       |      |        |          |      |      |      |      |      |      |      | 0000       |
| F400                        | INVINCOIN!!            | 15:0      | WR    | WREN     WRERR     LVDERR     LVDSTAT     —     —     —     —     —     MVMOP<3:0> |                                                                                                                                                      |       |       |       |      |        |          |      |      |      |      |      |      | 0000 |            |
| F410                        | NVMKEY                 | 31:16     |       |                                                                                    |                                                                                                                                                      |       |       |       |      |        |          |      |      |      |      |      |      |      | 0000       |
|                             |                        | 15:0      |       | NVMKEY<31:0>                                                                       |                                                                                                                                                      |       |       |       |      |        |          |      |      |      |      |      |      |      | 0000       |
| F420                        | NVMADDR <sup>(1)</sup> | 31:16     |       |                                                                                    |                                                                                                                                                      |       |       |       |      | NVMADD | R<31.0>  |      |      |      |      |      |      |      | 0000       |
| 1 420                       |                        | 15:0      |       |                                                                                    |                                                                                                                                                      |       |       |       |      |        | 11.05    |      |      |      |      |      |      |      | 0000       |
| F430                        | NVMDATA                | 31:16     |       |                                                                                    |                                                                                                                                                      |       |       |       |      | NVMDAT | ۵<31.0>  |      |      |      |      |      |      |      | 0000       |
| 1 430                       | NUMBAIA                | 15:0      |       |                                                                                    |                                                                                                                                                      |       |       |       |      |        | 1.04     |      |      |      |      |      |      |      | 0000       |
| F440                        |                        | 31:16     |       |                                                                                    |                                                                                                                                                      |       |       |       | ,    | VMSRCA | DP<31.05 |      |      |      |      |      |      |      | 0000       |
| 1 440                       | ADDR                   | 15:0      |       |                                                                                    |                                                                                                                                                      |       |       |       | I    | NUNCAL | 01.02    |      |      |      |      |      |      |      | 0000       |

Legend: x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: This register has corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information.

# TABLE 4-16: SYSTEM CONTROL REGISTER MAP<sup>(1)</sup>

|                             | LE 4-16:         | 3             | SIEN  |       |          | EGISTEI         |          | ,     |           |          |           |                      |          |           |        |                       |            |        |                    |
|-----------------------------|------------------|---------------|-------|-------|----------|-----------------|----------|-------|-----------|----------|-----------|----------------------|----------|-----------|--------|-----------------------|------------|--------|--------------------|
| ess                         |                  |               |       |       |          |                 |          |       |           |          | Bits      |                      |          |           |        |                       |            |        |                    |
| Virtual Address<br>(BF80_#) | Register<br>Name | Bit Range     | 31/15 | 30/14 | 29/13    | 28/12           | 27/11    | 26/10 | 25/9      | 24/8     | 23/7      | 22/6                 | 21/5     | 20/4      | 19/3   | 18/2                  | 17/1       | 16/0   | All Resets         |
|                             |                  | 31:16         |       |       | P        | LLODIV<2:0      | >        | F     | RCDIV<2:0 | )>       | _         | SOSCRDY              | PBDIVRDY | PBDI\     | /<1:0> | Pl                    | _LMULT<2:0 | >      | x1xx (2            |
| F000                        | OSCCON           | 15:0          | _     |       | COSC<2:0 | )>              | _        |       | NOSC<2:0  | >        | CLKLOCK   | ULOCK <sup>(4)</sup> | SLOCK    | SLPEN     | CF     | UFRCEN <sup>(4)</sup> | SOSCEN     | OSWEN  | <sub>XXXX</sub> (2 |
| F010                        | OSCTUN           | 31:16         | _     | _     | _        | _               | _        | —     | _         | _        | _         | _                    | _        | _         | _      | _                     | _          | _      | 0000               |
| FUIU                        | USCIUN           | 15:0          | _     | _     | —        | —               | _        | —     | —         | _        | _         | _                    |          |           | TUN    | l<5:0>                |            |        | 0000               |
| E020                        | REFOCON          | 31:16         | _     |       | -        |                 |          |       |           |          | RODIV<1   | 14:0>                |          |           |        |                       |            |        | 0000               |
| F020                        |                  | 15:0          | ON    |       | SIDL     | OE              | RSLP     | —     | DIVSWEN   | ACTIVE   | —         | —                    | —        | —         |        | ROSE                  | L<3:0>     | -      | 0000               |
| E020                        | REFOTRIM         | 31:16         |       |       |          | R               | OTRIM<8: | )>    |           |          |           | _                    | —        | —         | _      | —                     | _          | —      | 0000               |
| F030                        |                  | 15:0          | —     | —     | _        | —               | —        | —     | —         | —        | —         | _                    | —        | —         | _      | —                     | —          | —      | 0000               |
| 0000                        | WDTCON           | 31:16         | _     | —     | —        | —               | —        | —     | —         | —        | —         | —                    | _        | —         | ļ      | —                     | —          | —      | 0000               |
| 0000                        | WEIGON           | 15:0          | ON    | —     | —        | —               | —        | —     | —         | —        | —         |                      | SV       | VDTPS<4:( | )>     |                       | WDTWINEN   | WDTCLR | 0000               |
| F600                        | RCON             | 31:16         | _     | _     |          | _               | _        | _     | _         | _        | —         | —                    | —        | _         | —      | —                     | _          | —      | 0000               |
|                             |                  | 15:0          | _     | —     |          | —               | —        | —     | CMR       | VREGS    | EXTR      | SWR                  |          | WDTO      | SLEEP  | IDLE                  | BOR        | POR    | XXXX (2            |
| F610                        | RSWRST           | 31:16         | _     | _     | _        | _               | _        | _     | _         | _        | —         | _                    | _        | _         | _      | _                     | _          | -      | 0000               |
|                             |                  | 15:0          | _     |       |          | _               | —        |       | -         |          | —         | _                    |          | —         |        | —                     |            | SWRST  | 0000               |
| F200                        | CFGCON           | 31:16         | _     | _     | —        |                 | _        |       | —         | _        | —         | _                    | _        | _         |        | _                     | —          |        | 0000               |
|                             |                  | 15:0          |       |       | IOLOCK   | PMDLOCK         | _        |       | —         |          | _         |                      | —        | _         | JTAGEN | _                     |            | TDOEN  | 000B               |
| F230                        | SYSKEY(3)        | 31:16<br>15:0 |       |       |          |                 |          |       |           | SYS      | SKEY<31:0 | >                    |          |           |        |                       |            |        | 0000               |
|                             |                  | 31:16         |       |       | _        | _               | _        |       |           |          | _         | _                    | _        | _         | _      | _                     | _          | _      | 0000               |
| F240                        | PMD1             | 15:0          |       |       |          | <br>CVRMD       |          |       |           | CTMUMD   |           |                      |          |           |        | _                     |            | AD1MD  | 0000               |
|                             |                  | 31:16         |       |       |          |                 |          |       | _         | <u> </u> |           | _                    | _        |           |        | _                     | _          |        | 0000               |
| F250                        | PMD2             | 15:0          | _     |       | _        | _               |          |       | _         |          |           |                      |          | _         | _      | CMP3MD                | CMP2MD     | CMP1MD | 0000               |
|                             |                  | 31:16         | _     | _     | _        | _               | _        | _     | _         | _        | _         | _                    | _        | OC5MD     | OC4MD  | OC3MD                 | OC2MD      | OC1MD  | 0000               |
| F260                        | PMD3             | 15:0          | _     | _     | <u> </u> | _               | _        | —     | - 1       | _        | _         | _                    | _        | IC5MD     | IC4MD  | IC3MD                 | IC2MD      | IC1MD  | 0000               |
| E070                        | PMD4             | 31:16         | _     | _     | —        | _               | _        | —     | -         | —        | _         | _                    | _        | —         | _      | -                     | -          | —      | 0000               |
| F270                        | PIVID4           | 15:0          | _     | —     | _        | —               | —        | —     | —         | —        | —         | _                    | —        | T5MD      | T4MD   | T3MD                  | T2MD       | T1MD   | 0000               |
| F280                        | PMD5             | 31:16         | _     | —     | —        | —               | _        | —     | _         | USB1MD   | —         | —                    | —        |           | _      | —                     | I2C1MD     | I2C1MD | 0000               |
| F20U                        | FIVIDU           | 15:0          | _     | _     | —        | —               | _        | _     | SPI2MD    | SPI1MD   | _         | _                    | —        | _         | -      | —                     | U2MD       | U1MD   | 0000               |
| F290                        | PMD6             | 31:16         | _     |       | —        | —               | _        |       | —         | —        | —         | —                    | —        | _         | _      | —                     | —          | PMPMD  | 0000               |
| . 200                       |                  | 15:0          | —     | —     | —        | —<br>mented rea | —        | —     | —         | —        | —         | —                    | —        | —         | —      | —                     | REFOMD     | RTCCMD | 0000               |

Legend:

x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

With the exception of those noted, all registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 11.2 Note 1: "CLR, SET and INV Registers" for more information.

Reset values are dependent on the DEVCFGx Configuration bits and the type of reset. 2:

This register does not have associated CLR, SET, INV registers. 3:

4: This bit is available on PIC32MX2XX devices only.

#### TABLE 4-17: DEVCFG: DEVICE CONFIGURATION WORD SUMMARY

| ess (                       |                  | ē         |                       |              |         |          |       |          |            | Bits     |        |        |           |       |        |           |            |        | ŝ         |
|-----------------------------|------------------|-----------|-----------------------|--------------|---------|----------|-------|----------|------------|----------|--------|--------|-----------|-------|--------|-----------|------------|--------|-----------|
| Virtual Address<br>(BFC0_#) | Register<br>Name | Bit Range | 31/15                 | 30/14        | 29/13   | 28/12    | 27/11 | 26/10    | 25/9       | 24/8     | 23/7   | 22/6   | 21/5      | 20/4  | 19/3   | 18/2      | 17/1       | 16/0   | All Reset |
|                             | DEVCFG3          | 31:16     | FVBUSONID             | FUSBIDIO     | IOL1WAY | PMDL1WAY | _     | _        | _          | _        | —      | —      | _         | _     | _      | —         | —          | —      | XXXX      |
| 26601                       | DEVCEGS          | 15:0      |                       | USERID<15:0> |         |          |       |          |            |          |        |        |           |       |        |           |            | XXXX   |           |
| 2554                        | DEVCFG2          | 31:16     | —                     |              | —       | —        | —     | —        | -          | _        | —      | —      | —         | _     | _      | FP        | LLODIV<2   | 0>     | XXXX      |
| 26641                       | DEVCFG2          | 15:0      | UPLLEN <sup>(1)</sup> | -            | _       | —        | _     | UPL      | LIDIV<2:0> | .(1)     | _      | FF     | PLLMUL<2: | )>    | _      | FF        | PLLIDIV<2: | )>     | XXXX      |
| 0000                        | DEVCFG1          | 31:16     | —                     | -            | _       | —        | _     | _        | FWDTWI     | NSZ<1:0> | FWDTEN | WINDIS | —         |       | ١      | NDTPS<4:0 | )>         |        | XXXX      |
| 26601                       | DEVCEGI          | 15:0      | FCKSM                 | <1:0>        | FPBD    | IV<1:0>  | _     | OSCIOFNC | POSCM      | OD<1:0>  | IESO   | —      | FSOSCEN   | _     | _      | F         | NOSC<2:0   | >      | XXXX      |
|                             | DEVCFG0          | 31:16     | _                     | _            | _       | CP       | _     | _        | _          | BWP      | -      | —      | —         | _     |        | _         | _          | —      | XXXX      |
| 26601                       | DEVCEGO          | 15:0      |                       |              | PWP<    | <5:0>    |       |          | _          | _        | _      | _      | _         | ICESE | L<1:0> | JTAGEN    | DEBU       | G<1:0> | xxxx      |

Legend: x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: This bit is available on PIC32MX2XX devices only.

#### TABLE 4-18: DEVICE AND REVISION ID SUMMARY<sup>(1)</sup>

| ess                       |                  |           |       |                            |       |       |       |       |      | В     | ts     |      |      |      |      |      |      |      | ú         |
|---------------------------|------------------|-----------|-------|----------------------------|-------|-------|-------|-------|------|-------|--------|------|------|------|------|------|------|------|-----------|
| Virtual Addre<br>(BF80_#) | Register<br>Name | Bit Range | 31/15 | 30/14                      | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8  | 23/7   | 22/6 | 21/5 | 20/4 | 19/3 | 18/2 | 17/1 | 16/0 | All Reset |
| F220                      | DEVID            | 31:16     |       | VER<3:0> DEVID<27:16> xxxx |       |       |       |       |      |       |        |      |      |      |      |      |      |      |           |
| F220                      | DEVID            | 15:0      |       |                            |       |       |       |       |      | DEVID | <15:0> |      |      |      |      |      |      |      | XXXX      |

Legend: x = unknown value on Reset; - = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: Reset values are dependent on the device variant.

#### TABLE 4-19: PORTA REGISTER MAP<sup>(1)</sup>

| ess                         |                  |           |       |       |       |       |       |                          |                         | Bi                      | ts                      |      |      |          |          |          |          |          |            |
|-----------------------------|------------------|-----------|-------|-------|-------|-------|-------|--------------------------|-------------------------|-------------------------|-------------------------|------|------|----------|----------|----------|----------|----------|------------|
| Virtual Address<br>(BF88_#) | Register<br>Name | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10                    | 25/9                    | 24/8                    | 23/7                    | 22/6 | 21/5 | 20/4     | 19/3     | 18/2     | 17/1     | 16/0     | All Resets |
| 6000                        | ANSELA           | 31:16     | _     | —     | —     | —     |       | —                        | _                       | —                       | —                       | —    | _    | —        |          | _        |          | —        | 0000       |
| 0000                        | ANGLLA           | 15:0      | _     | -     | _     | -     |       | —                        | 1                       | -                       | _                       | —    |      | —        |          |          | ANSA1    | ANSA0    | 0003       |
| 6010                        | TRISA            | 31:16     | —     | —     | —     | —     | _     |                          | _                       | _                       | _                       | _    |      | —        | -        | _        | -        | —        | 0000       |
| 0010                        | INIOA            | 15:0      | —     | —     | —     | —     | _     | TRISA10 <sup>(2)</sup>   | TRISA9 <sup>(2)</sup>   | TRISA8 <sup>(2)</sup>   | TRISA7 <sup>(2)</sup>   | _    |      | TRISA4   | TRISA3   | TRISA2   | TRISA1   | TRISA0   | 079F       |
| 6020                        | PORTA            | 31:16     | —     | —     | —     | —     |       |                          | _                       |                         | _                       | _    | _    |          |          |          |          |          | 0000       |
| 0020                        | TONIA            | 15:0      | _     | —     | —     | —     | _     | RA10 <sup>(2)</sup>      | RA9 <sup>(2)</sup>      | RA8 <sup>(2)</sup>      | RA7 <sup>(2)</sup>      | _    | _    | RA4      | RA3      | RA2      | RA1      | RA0      | XXXX       |
| 6030                        | LATA             | 31:16     | —     | —     | —     | —     | _     |                          | _                       | _                       | _                       | _    |      | —        | -        | _        | -        | —        | 0000       |
| 0000                        | LAIA             | 15:0      | —     | —     | —     | —     | _     | LATA10 <sup>(2)</sup>    | LATA9 <sup>(2)</sup>    | LATA8 <sup>(2)</sup>    | LATA7 <sup>(2)</sup>    | _    |      | LATA4    | LATA3    | LATA2    | LATA1    | LATA0    | XXXX       |
| 6040                        | ODCA             | 31:16     | —     | —     | —     | —     |       |                          | _                       |                         | _                       | _    | _    | —        | _        |          | _        |          | 0000       |
| 0040                        | ODCA             | 15:0      | —     | —     | —     | —     | —     | ODCA10 <sup>(2)</sup>    | ODCA9 <sup>(2)</sup>    | ODCA8 <sup>(2)</sup>    | ODCA7 <sup>(2)</sup>    | —    | _    | —        | —        | _        | —        |          | 0000       |
| 6050                        | CNPUA            | 31:16     | _     | —     | —     | —     | —     | —                        | _                       | —                       | —                       | —    | —    | —        | —        | —        | —        | —        | 0000       |
| 0050                        | CINFUA           | 15:0      | —     | —     | —     | —     |       | CNPUA10 <sup>(2)</sup>   | CNPUA9 <sup>(2)</sup>   | CNPUA8 <sup>(2)</sup>   | CNPUA7 <sup>(2)</sup>   | _    | _    | CNPUA4   | CNPUA3   | CNPUA2   | CNPUA1   | CNPUA0   | 0000       |
| 6060                        | CNPDA            | 31:16     | —     | —     | —     | —     |       |                          | _                       |                         | _                       | _    | _    | —        | _        |          | _        | —        | 0000       |
| 0000                        | CINFDA           | 15:0      | —     | —     | —     | —     |       | CNPDA10 <sup>(2)</sup>   | CNPDA9 <sup>(2)</sup>   | CNPDA8 <sup>(2)</sup>   | CNPDA7 <sup>(2)</sup>   | _    | _    | CNPDA4   | CNPDA3   | CNPDA2   | CNPDA1   | CNPDA0   | 0000       |
| 6070                        | CNCONA           | 31:16     | _     | —     | —     | —     |       |                          | _                       |                         | _                       | _    | _    | —        | _        |          | _        |          | 0000       |
| 0070                        | CINCOINA         | 15:0      | ON    | —     | SIDL  | —     |       |                          | _                       |                         | _                       | _    | _    | —        | _        |          | _        |          | 0000       |
| 6080                        | CNENA            | 31:16     | —     | —     | —     | —     |       |                          | _                       |                         | _                       | _    | _    | —        | _        |          | _        |          | 0000       |
| 0000                        | CINEINA          | 15:0      | —     | —     | —     | —     | —     | CNIEA10 <sup>(2)</sup>   | CNIEA9 <sup>(2)</sup>   | CNIEA8 <sup>(2)</sup>   | CNIEA7 <sup>(2)</sup>   | —    | —    | CNIEA4   | CNIEA3   | CNIEA2   | CNIEA1   | CNIEA0   | 0000       |
| 6000                        | CNSTATA          | 31:16     | _     | -     | _     | -     |       | —                        | 1                       | -                       | _                       | —    |      | —        |          |          |          | _        | 0000       |
| 0090                        | CINSTATA         | 15:0      | _     | _     | _     | _     | _     | CNSTATA10 <sup>(2)</sup> | CNSTATA9 <sup>(2)</sup> | CNSTATA8 <sup>(2)</sup> | CNSTATA7 <sup>(2)</sup> | _    | _    | CNSTATA4 | CNSTATA3 | CNSTATA2 | CNSTATA1 | CNSTATAC | 0000       |

Legend: x = unknown value on Reset; - = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information.

2: This bit is available on 44-pin devices only.

#### TABLE 4-20: PORTB REGISTER MAP

| S        |
|----------|
| 6        |
| -        |
|          |
| စ        |
| œ        |
|          |
| <u>_</u> |
| S.       |
| ő        |
| g        |
| Û        |
| 6        |
| N        |
|          |

| ess                         |                  | 6         |               |               |               |                              |               |               |              | Bits         |              |                             |              |              |              |              |              |              | ú          |
|-----------------------------|------------------|-----------|---------------|---------------|---------------|------------------------------|---------------|---------------|--------------|--------------|--------------|-----------------------------|--------------|--------------|--------------|--------------|--------------|--------------|------------|
| Virtual Address<br>(BF88_#) | Register<br>Name | Bit Range | 31/15         | 30/14         | 29/13         | 28/12                        | 27/11         | 26/10         | 25/9         | 24/8         | 23/7         | 22/6                        | 21/5         | 20/4         | 19/3         | 18/2         | 17/1         | 16/0         | All Resets |
| 6100                        | ANSELB           | 31:16     | _             | _             | _             | _                            | _             | _             | _            | _            | _            | _                           | _            | _            | _            | —            | _            | _            | 0000       |
| 0100                        | ANOLLD           | 15:0      | ANSB15        | ANSB14        | ANSB13        | ANSB12 <sup>(2)</sup>        | _             | _             | —            | —            | _            |                             | _            | —            | ANSB3        | ANSB2        | ANSB1        | ANSB0        | EOOF       |
| 6110                        | TRISB            | 31:16     | —             |               |               | _                            |               |               | —            | —            |              |                             | _            |              |              | —            | _            | —            | 0000       |
| 0110                        | IIIIOD           | 15:0      | TRISB15       | TRISB14       | TRISB13       | TRISB12 <sup>(2)</sup>       | TRISB11       | TRISB10       | TRISB9       | TRISB8       | TRISB7       | TRISB6 <sup>(2)</sup>       | TRISB5       | TRISB4       | TRISB3       | TRISB2       | TRISB1       | TRISB0       | FFFF       |
| 6120                        | PORTB            | 31:16     | —             |               |               | _                            |               |               | —            | —            |              |                             | _            |              |              |              |              |              | 0000       |
| 0120                        | TOILID           | 15:0      | RB15          | RB14          | RB13          | RB12 <sup>(2)</sup>          | RB11          | RB10          | RB9          | RB8          | RB7          | RC6 <sup>(2)</sup>          | RB5          | RB4          | RB3          | RB2          | RB1          | RB0          | XXXX       |
| 6130                        | LATB             | 31:16     |               | —             | —             | —                            | —             | —             | —            | —            | —            | —                           | —            | —            | —            | —            | —            | —            | 0000       |
| 0100                        | 5,15             | 15:0      | LATB15        | LATB14        | LATB13        | LATB12 <sup>(2)</sup>        | LATB11        | LATB10        | LATB9        | LATB8        | LATB7        | LATB6 <sup>(2)</sup>        | LATB5        | LATB4        | LATB3        | LATB2        | LATB1        | LATB0        | XXXX       |
| 6140                        | ODCB             | 31:16     | —             | _             | _             |                              | —             | —             | —            | —            | —            |                             | —            | —            | —            | —            | —            | —            | 0000       |
| 0140                        | ODOD             | 15:0      | —             | _             | _             |                              | ODCB11        | ODCB10        | ODCB9        | ODCB8        | ODCB7        | ODCB6                       | ODCB5        | ODCB4        | —            | —            | —            | —            | 0000       |
| 6150                        | CNPUB            | 31:16     |               | —             | —             | _                            | —             | —             | —            | —            | —            | —                           | —            | —            | —            | —            | —            | —            | 0000       |
| 0150                        |                  | 15:0      | CNPUB15       | CNPUB14       | CNPUB13       | CNPUB12 <sup>(2)</sup>       | CNPUB11       | CNPUB10       | CNPUB9       | CNPUB8       | CNPUB7       | CNPUB6 <sup>(2)</sup>       | CNPUB5       | CNPUB4       | CNPUB3       | CNPUB2       | CNPUB1       | CNPUB0       | 0000       |
| 6160                        | CNPDB            | 31:16     |               | —             | —             | —                            | —             | —             | —            | —            | _            | —                           | —            | —            | —            | —            | —            | —            | 0000       |
| 0100                        |                  | 15:0      | CNPDB15       | CNPDB14       | CNPDB13       | CNPDB12 <sup>(2)</sup>       | CNPDB11       | CNPDB10       | CNPDB9       | CNPDB8       | CNPDB7       | CNPDB6 <sup>(2)</sup>       | CNPDB5       | CNPDB4       | CNPDB3       | CNPDB2       | CNPDB1       | CNPDB0       | 0000       |
| 6170                        | CNCONB           | 31:16     |               | —             | —             | _                            | —             | —             | —            | —            | —            | _                           | —            | _            | _            | —            | —            | —            | 0000       |
| 0110                        | oncomb           | 15:0      | ON            | _             | SIDL          | _                            | _             | _             | _            | _            |              |                             | _            |              |              | _            | _            | _            | 0000       |
| 6180                        | CNENB            | 31:16     |               | —             | —             | —                            | —             | —             | —            | —            | —            |                             | —            | —            | —            | —            | —            | —            | 0000       |
| 0100                        | -                | 15:0      | CNIEB15       | CNIEB14       | CNIEB13       | CNIEB11 <sup>(2)</sup>       | CNIEB11       | CNIEB10       | CNIEB9       | CNIEB8       | CNIEB7       | CNIEB6 <sup>(2)</sup>       | CNIEB5       | CNIEB4       | CNIEB3       | CNIEB2       | CNIEB1       | CNIEB0       | 0000       |
|                             |                  | 31:16     |               | —             | —             | _                            | —             | —             | —            | —            | —            | —                           | —            | —            | —            | —            | —            | —            | 0000       |
| 6190                        | CNSTATB          | 15:0      | CN<br>STATB15 | CN<br>STATB14 | CN<br>STATB13 | CN<br>STATB12 <sup>(2)</sup> | CN<br>STATB11 | CN<br>STATB10 | CN<br>STATB9 | CN<br>STATB8 | CN<br>STATB7 | CN<br>STATB6 <sup>(2)</sup> | CN<br>STATB5 | CN<br>STATB4 | CN<br>STATB3 | CN<br>STATB2 | CN<br>STATB1 | CN<br>STATB0 | 0000       |

Legend: x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information.

2: This bit is not available on PIC32MX2XX devices. The reset value for the TRISB register when this bit is not available is 0x0000EFBF.

#### TABLE 4-21: PORTC REGISTER MAP<sup>(1,2)</sup>

| ess                         |                  |           |       |       |       |       |       |       |          |                         |                         | Bits                    |                         |                         |          |                         |          |          |            |
|-----------------------------|------------------|-----------|-------|-------|-------|-------|-------|-------|----------|-------------------------|-------------------------|-------------------------|-------------------------|-------------------------|----------|-------------------------|----------|----------|------------|
| Virtual Address<br>(BF88_#) | Register<br>Name | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9     | 24/8                    | 23/7                    | 22/6                    | 21/5                    | 20/4                    | 19/3     | 18/2                    | 17/1     | 16/0     | All Resets |
|                             | ANSELC           | 31:16     | —     | —     | —     | —     |       | —     | _        | -                       | _                       | _                       | -                       | _                       | _        | _                       | —        | -        | 0000       |
| 0200                        | ANSELC           | 15:0      | _     | —     |       | —     |       | —     | _        | —                       | _                       | _                       | —                       | _                       | ANSC3    | ANSC2 <sup>(3)</sup>    | ANSC1    | ANSC0    | 000F       |
| 6210                        | TRISC            | 31:16     | —     | _     | _     | -     | -     | _     | —        | —                       | 1                       | -                       | —                       | _                       |          | —                       | —        | —        | 0000       |
| 0210                        | TRIGO            | 15:0      | —     | —     | _     | —     | —     | —     | TRISC9   | TRISC8 <sup>(3)</sup>   | TRISC7 <sup>(3)</sup>   | TRISC6 <sup>(3)</sup>   | TRISC5 <sup>(3)</sup>   | TRISC4 <sup>(3)</sup>   | TRISC3   | TRISC2 <sup>(3)</sup>   | TRISC1   | TRISC0   | 03FF       |
| 6220                        | PORTC            | 31:16     | —     | —     |       | —     | —     | —     |          | _                       |                         |                         | _                       |                         |          |                         |          |          | 0000       |
| 0220                        | TORTO            | 15:0      | —     | —     | _     | —     | —     | —     | RC9      | RC8 <sup>(3)</sup>      | RC7 <sup>(3)</sup>      | RC6 <sup>(3)</sup>      | RC5 <sup>(3)</sup>      | RC4 <sup>(3)</sup>      | RC3      | RC2 <sup>(3)</sup>      | RC1      | RC0      | XXXX       |
| 6230                        | LATC             | 31:16     | —     | —     | _     | —     | —     | _     | —        | —                       | —                       | —                       | —                       | —                       | -        | —                       | —        | —        | 0000       |
| 0200                        |                  | 15:0      | —     | —     | _     | —     | —     | _     | LATC9    | LATC8 <sup>(3)</sup>    | LATC7 <sup>(3)</sup>    | LATC6 <sup>(3)</sup>    | LATC5 <sup>(3)</sup>    | LATC4 <sup>(3)</sup>    | LATC3    | LATC2 <sup>(3)</sup>    | LATC1    | LATC0    | XXXX       |
| 6240                        | ODCC             | 31:16     | _     | -     |       | —     | —     | —     | _        | —                       |                         |                         | —                       | —                       | _        | —                       | _        | —        | 0000       |
| 0210                        |                  | 15:0      | —     | —     | —     |       | —     | —     | ODCC9    | ODCC8 <sup>(3)</sup>    | ODCC7 <sup>(3)</sup>    | ODCC6 <sup>(3)</sup>    | ODCC5 <sup>(3)</sup>    | ODCC4 <sup>(3)</sup>    |          |                         | _        | —        | 0000       |
| 6250                        | CNPUC            | 31:16     | —     | —     | —     |       | —     | —     | _        | —                       |                         |                         | —                       | —                       | —        | —                       | _        | —        | 0000       |
| 0200                        |                  | 15:0      | —     | —     |       | —     | —     | —     | CNPUC9   | CNPUC8 <sup>(3)</sup>   | CNPUC7 <sup>(3)</sup>   | CNPUC6 <sup>(3)</sup>   | CNPUC5 <sup>(3)</sup>   | CNPUC4 <sup>(3)</sup>   | CNPUC3   | CNPUC2 <sup>(3)</sup>   | CNPUC1   | CNPUC0   | 0000       |
| 6260                        | CNPDC            | 31:16     | —     | —     |       | —     | —     | —     | _        | —                       | —                       | —                       | —                       | —                       | —        | —                       |          |          | 0000       |
| 0200                        |                  | 15:0      | —     | —     |       | —     | —     | —     | CNPDC9   | CNPDC8 <sup>(3)</sup>   | CNPDC7 <sup>(3)</sup>   | CNPDC6 <sup>(3)</sup>   | CNPDC5 <sup>(3)</sup>   | CNPDC4 <sup>(3)</sup>   | CNPDC3   | CNPDC2 <sup>(3)</sup>   | CNPDC1   | CNPDC0   | 0000       |
| 6270                        | CNCONC           | 31:16     | —     | —     |       | —     | —     | —     |          | —                       |                         |                         | —                       |                         | _        | _                       | —        | —        | 0000       |
| 02.0                        |                  | 15:0      | ON    | —     | SIDL  |       | —     | —     |          | —                       |                         |                         | —                       |                         | _        | _                       | —        | —        | 0000       |
| 6280                        | CNENC            | 31:16     | —     | —     |       | —     | —     | —     | _        | —                       | —                       | —                       | —                       | —                       | —        | —                       |          |          | 0000       |
| 0200                        |                  | 15:0      | —     | —     |       | —     | —     | —     | CNIEC9   | CNIEC8 <sup>(3)</sup>   | CNIEC7 <sup>(3)</sup>   | CNIEC6 <sup>(3)</sup>   | CNIEC5 <sup>(3)</sup>   | CNIEC4 <sup>(3)</sup>   | CNIEC3   | CNIEC2 <sup>(3)</sup>   | CNIEC1   | CNIEC0   | 0000       |
| 6290                        | CNSTATC          | 31:16     | —     | —     | —     |       | —     | —     | _        | —                       |                         |                         | —                       | —                       | _        | —                       | —        | —        | 0000       |
| 0200                        | 0                | 15:0      | —     | —     | _     | —     | —     | —     | CNSTATC9 | CNSTATC8 <sup>(3)</sup> | CNSTATC7 <sup>(3)</sup> | CNSTATC6 <sup>(3)</sup> | CNSTATC5 <sup>(3)</sup> | CNSTATC4 <sup>(3)</sup> | CNSTATC3 | CNSTATC2 <sup>(3)</sup> | CNSTATC1 | CNSTATCO | 0000       |

Legend: x = unknown value on Reset; - = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information.

2: PORTC is not available on 28-pin devices.

**3:** This bit is available on 44-pin devices only.

#### TABLE 4-22: PERIPHERAL PIN SELECT INPUT REGISTER MAP

| sse                         |                  |           |       |       |       |       |       |       |      | В    | its  |      |      |      |      |       |        |      |            |  |  |  |
|-----------------------------|------------------|-----------|-------|-------|-------|-------|-------|-------|------|------|------|------|------|------|------|-------|--------|------|------------|--|--|--|
| Virtual Address<br>(BF80_#) | Register<br>Name | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6 | 21/5 | 20/4 | 19/3 | 18/2  | 17/1   | 16/0 | All Resets |  |  |  |
| E404                        |                  | 31:16     | _     | _     | —     | —     | _     | _     | —    | _    | _    | _    | —    | —    | —    | —     | —      | _    | 0000       |  |  |  |
| FA04                        | INT1R            | 15:0      | _     | _     | _     | _     | _     | _     | _    | _    | _    | _    | _    | _    |      | INT1F | <3:0>  |      | 0000       |  |  |  |
|                             |                  | 31:16     |       | _     | —     | —     | _     | _     | _    | -    |      |      | _    | _    | _    | —     | —      | _    | 0000       |  |  |  |
| FA08                        | INT2R            | 15:0      | _     |       | —     | —     | —     | —     | _    |      |      |      | _    | _    |      | INT2F | <3:0>  |      | 0000       |  |  |  |
| FA00                        |                  | 31:16     |       | _     | —     | —     | _     | _     | _    | -    |      |      | _    | _    | _    | —     | —      | _    | 0000       |  |  |  |
| FA0C                        | INT3R            | 15:0      | _     | _     | _     | _     | _     | _     | _    | _    | _    | _    | _    | _    |      | INT3F | <3:0>  |      | 0000       |  |  |  |
| 5440                        |                  | 31:16     | _     | _     | _     | _     | _     | _     | _    | _    | _    | _    | _    | _    | _    | _     | _      | _    | 0000       |  |  |  |
| FA10                        | INT4R            | 15:0      | _     | _     | _     | _     | _     | _     | _    | _    | _    | _    | _    | _    |      | INT4F | <3:0>  |      | 0000       |  |  |  |
| 5440                        | TOOKD            | 31:16     | _     | _     | _     | _     | _     | _     | _    | _    | _    | _    | _    | _    | _    | _     | _      | _    | 0000       |  |  |  |
| FA18                        | T2CKR            | 15:0      | _     | _     | —     | _     | _     | _     | _    | _    | —    | —    | _    | _    |      | T2CK  | R<3:0> |      | 0000       |  |  |  |
| 5440                        | TAOKA            | 31:16     | _     | _     | —     | _     | _     | _     | _    | _    | _    | _    | _    | _    | _    | _     | _      | _    | 0000       |  |  |  |
| FA1C                        | T3CKR            | 15:0      | _     | _     | —     | _     | _     | _     | _    | _    | _    | _    | _    | _    |      | T3CK  | R<3:0> |      | 0000       |  |  |  |
| 5400                        | TIOKE            | 31:16     | _     | _     | —     | _     | _     | _     | _    | _    | _    | _    | _    | _    | _    | _     | _      | _    | 0000       |  |  |  |
| FA20                        | T4CKR            | 15:0      | _     |       | _     | _     | _     | _     | _    | _    | _    | _    | _    | _    |      | T4CK  | R<3:0> | •    | 0000       |  |  |  |
|                             | TROUC            | 31:16     | _     |       | _     | _     | _     | _     | _    | _    | _    | _    | _    | _    | —    | _     | _      |      | 0000       |  |  |  |
| FA24                        | T5CKR            | 15:0      | _     |       | _     | _     | _     | _     | _    | _    | _    | _    | _    | _    |      | T5CK  | R<3:0> | •    | 0000       |  |  |  |
| 54.00                       | 1015             | 31:16     | _     |       | _     | _     | _     | _     | _    | _    | _    | _    | _    | _    | —    | _     | _      |      | 0000       |  |  |  |
| FA28                        | IC1R             | 15:0      | _     |       | _     | _     | _     | _     | _    | _    | _    | _    | _    | _    |      | IC1R  | <3:0>  | •    | 0000       |  |  |  |
|                             | 1005             | 31:16     | _     |       | _     | _     | _     | _     | _    | _    | _    | _    | _    | _    | —    | _     | _      |      | 0000       |  |  |  |
| FA2C                        | IC2R             | 15:0      | _     | _     | —     | _     | _     | _     | _    | _    | _    | _    | _    | _    |      | IC2R  | <3:0>  |      | 0000       |  |  |  |
| 5400                        | 1000             | 31:16     | _     | _     | —     | _     | _     | _     | _    | _    | _    | _    | _    | _    | _    | _     | _      | _    | 0000       |  |  |  |
| FA30                        | IC3R             | 15:0      | _     | _     | —     | _     | _     | _     | _    | _    | _    | _    | _    | _    |      | IC3R  | <3:0>  |      | 0000       |  |  |  |
| 5404                        | 10.15            | 31:16     | _     | _     | —     | _     | _     | _     | _    | _    | _    | _    | _    | _    | _    | _     | _      | _    | 0000       |  |  |  |
| FA34                        | IC4R             | 15:0      | _     | _     | —     | _     | _     | _     | _    | _    | _    | _    | _    | _    |      | IC4R  | <3:0>  |      | 0000       |  |  |  |
| 5400                        | 1055             | 31:16     | _     | _     | —     | _     | _     | _     | _    | _    | _    | _    | _    | _    | _    | _     | _      | _    | 0000       |  |  |  |
| FA38                        | IC5R             | 15:0      | _     | _     | _     | _     | _     | _     | _    | _    | _    | _    | _    | _    |      | IC5R  | <3:0>  |      | 0000       |  |  |  |
| 54.40                       | 00545            | 31:16     |       | _     | _     | —     | _     | _     | _    |      |      |      | _    | _    | —    | —     | —      | _    | 0000       |  |  |  |
| FA48                        | OCFAR            | 15:0      | _     | _     | —     | _     |       | _     | _    |      | _    | _    | —    | —    |      | OCFA  | R<3:0> |      | 0000       |  |  |  |
| <b>FA 10</b>                | 00555            | 31:16     |       | _     | _     | —     |       | _     | _    |      | —    |      | _    | _    | —    | —     | —      | _    | 0000       |  |  |  |
| FA4C                        | OCFBR            | 15:0      |       | _     | _     | —     | —     | _     | —    |      | _    |      | _    | _    |      | OCFB  | R<3:0> |      | 0000       |  |  |  |
| 5450                        |                  | 31:16     | —     | _     | _     | —     | —     | —     | —    |      | _    |      | —    | _    | —    | —     | —      | _    | 0000       |  |  |  |
| FA50                        | U1RXR            | 15:0      |       | _     | _     | —     | —     | _     | —    |      |      |      | _    | _    |      | U1RXI | R<3:0> |      | 0000       |  |  |  |

DS61168D-page 64

#### TABLE 4-22: PERIPHERAL PIN SELECT INPUT REGISTER MAP (CONTINUED)

| Bits                        |                  |           |       |       |       |       |       |       |      |      |      |      |      |      |      |       |          |      |            |
|-----------------------------|------------------|-----------|-------|-------|-------|-------|-------|-------|------|------|------|------|------|------|------|-------|----------|------|------------|
| Bits<br>Bits                |                  |           |       |       |       |       |       |       |      |      |      |      |      |      |      |       |          |      |            |
| Virtual Address<br>(BF80_#) | Register<br>Name | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6 | 21/5 | 20/4 | 19/3 | 18/2  | 17/1     | 16/0 | All Resets |
| FA54                        | U1CTSR           | 31:16     | _     | —     | —     | —     | —     | —     | —    | —    |      | —    |      |      | —    | _     | —        | —    | 0000       |
| 17.04                       | ororoit          | 15:0      | _     | —     | —     | —     | —     |       |      | _    | _    |      | _    | _    |      | U1CTS | R<3:0>   |      | 0000       |
| FA58                        | U2RXR            | 31:16     | —     | —     | —     | —     | —     | —     | —    | —    | _    | —    | —    | —    | —    | —     | —        | _    | 0000       |
| FAGO                        | UZRAR            | 15:0      | —     | —     | —     | —     | —     | —     | —    | —    | _    | —    | _    | _    |      | U2RXI | R<3:0>   |      | 0000       |
| FA5C                        | U2CTSR           | 31:16     | —     | —     | —     | —     | —     | —     | —    | —    | _    | —    | _    | _    | —    | _     | —        | —    | 0000       |
| FASC                        | UZCISK           | 15:0      | —     | —     | —     | —     | —     | —     | —    | —    | _    | —    | _    | _    |      | U2CTS | R<3:0>   |      | 0000       |
| FA84                        | SDI1R            | 31:16     | —     | _     | —     | —     | —     | —     | —    | —    | _    | —    |      |      | —    |       | —        |      | 0000       |
| FA04                        | SDIR             | 15:0      | —     | _     | —     | —     | —     | —     | —    | —    | _    | —    |      |      |      | SDI1F | <3:0>    |      | 0000       |
| FA88                        | SS1R             | 31:16     | —     | _     | —     | —     | —     | —     | —    | —    | _    | —    |      |      | —    |       | —        |      | 0000       |
| FA88                        | 551K             | 15:0      | _     | _     | _     | _     | _     | _     | _    | _    | _    | _    | _    | _    |      | SS1R  | <3:0>    |      | 0000       |
| E400                        |                  | 31:16     | _     | _     | _     | _     | _     | _     | _    | _    | _    | _    | _    | _    | _    | _     | _        | _    | 0000       |
| FA90                        | SDI2R            | 15:0      | _     | _     | -     | _     | _     | _     | _    | _    | _    | _    | _    | _    |      | SDI2F | <3:0>    |      | 0000       |
| <b>E</b> 404                | 0000             | 31:16     | _     | _     | —     | _     | _     | _     | —    | _    | _    | _    | _    | —    | _    | —     | _        | _    | 0000       |
| FA94                        | SS2R             | 15:0      |       | _     | _     |       |       | _     | _    | _    |      | _    | _    | -    |      | SS2R  | <3:0>    |      | 0000       |
| <b>EAD</b>                  | DEFOUNTS         | 31:16     |       | _     | _     |       |       | _     | _    | _    |      | _    | _    | -    | _    | _     | _        | _    | 0000       |
| FAB8                        | REFCLKIR         | 15:0      |       |       | _     |       |       | _     | _    | _    |      | _    |      |      |      | REFCL | (IR<3:0> |      | 0000       |

#### TABLE 4-23: PERIPHERAL PIN SELECT OUTPUT REGISTER MAP

| SS                          |                      |           |       |       |       |       |       |       |      | Bi   | its  |      |      |      |      |      |       |      |            |
|-----------------------------|----------------------|-----------|-------|-------|-------|-------|-------|-------|------|------|------|------|------|------|------|------|-------|------|------------|
| Virtual Address<br>(BF80_#) | Register<br>Name     | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6 | 21/5 | 20/4 | 19/3 | 18/2 | 17/1  | 16/0 | All Resets |
| FB00                        | RPA0R                | 31:16     | _     | —     | —     | —     | —     | —     | -    | -    |      | —    | -    | —    |      | -    | —     | —    | 0000       |
| 1 000                       |                      | 15:0      | _     | _     | —     | —     |       | _     | _    | —    | _    |      | _    | —    |      | RPAC | <3:0> |      | 0000       |
| FB04                        | RPA1R                | 31:16     | _     |       | _     | —     | _     |       | _    | —    | _    | _    | _    | _    | -    | —    | —     | —    | 0000       |
|                             |                      | 15:0      | —     |       |       | —     |       |       | —    | —    | —    |      | _    |      |      | RPA1 | <3:0> |      | 0000       |
| FB08                        | RPA2R                | 31:16     | —     | —     | —     | -     | —     | —     |      | —    |      | -    |      | —    | —    |      |       | —    | 0000       |
| . 200                       |                      | 15:0      | —     |       |       | —     |       |       | —    | —    | —    |      | _    |      |      | RPA2 | <3:0> |      | 0000       |
| FB0C                        | RPA3R                | 31:16     | —     |       |       |       |       |       | —    | —    | —    |      | _    |      | _    | —    |       | —    | 0000       |
| . 200                       |                      | 15:0      | —     |       |       |       |       |       | —    | —    | —    |      | _    |      |      | RPA3 | <3:0> |      | 0000       |
| FB10                        | RPA4R                | 31:16     | —     |       |       |       |       |       | —    | —    | —    |      | _    |      | _    | —    |       | —    | 0000       |
|                             |                      | 15:0      | —     |       |       |       |       |       | —    | —    | —    |      | _    |      |      | RPA4 | <3:0> |      | 0000       |
| FB20                        | RPA8R <sup>(1)</sup> | 31:16     | —     |       |       | —     |       |       | —    | —    | —    |      | _    |      | _    | —    |       | —    | 0000       |
|                             |                      | 15:0      | —     |       |       | —     |       |       | —    | —    | —    |      | _    |      |      | RPA8 | <3:0> |      | 0000       |
| FB24                        | RPA9R <sup>(1)</sup> | 31:16     | —     |       |       | —     |       |       | —    | —    | —    |      | _    |      | _    | —    |       | —    | 0000       |
|                             |                      | 15:0      | —     | —     | —     | -     | —     | —     |      | —    |      | -    |      | —    |      | RPA9 | <3:0> |      | 0000       |
| FB2C                        | RPB0R                | 31:16     | —     | —     | —     | —     | —     | —     |      | —    |      | -    |      | —    | —    |      |       | —    | 0000       |
|                             |                      | 15:0      | —     | —     | —     | —     | —     | —     | —    | —    |      | —    | _    | —    |      | RPBC | <3:0> |      | 0000       |
| FB30                        | RPB1R                | 31:16     | —     | —     | —     | —     | —     | —     | —    | —    | -    | —    | _    | —    | -    | —    | —     | —    | 0000       |
| 1 000                       |                      | 15:0      | —     | —     | —     | —     | —     | —     | —    | —    | -    | —    | _    | —    |      | RPB1 | <3:0> |      | 0000       |
| FB34                        | RPB2R                | 31:16     | —     | —     | —     | —     | —     | —     | —    | —    | -    | —    | _    | —    | -    | —    | —     | —    | 0000       |
| 1 001                       |                      | 15:0      | —     | —     | —     | —     | —     | —     | —    | —    | -    | —    | _    | —    |      | RPB2 | <3:0> |      | 0000       |
| FB38                        | RPB3R                | 31:16     | —     | —     | —     | —     | —     | —     | —    | —    | -    | —    | _    | —    | -    | —    | —     | —    | 0000       |
| 1 200                       | The Bort             | 15:0      | —     | —     | —     | —     | —     | —     | —    | —    | -    | —    | _    | —    |      | RPB3 | <3:0> |      | 0000       |
| FB3C                        | RPB4R                | 31:16     | —     | —     | —     | —     | —     | —     | —    | —    | -    | —    | _    | —    | -    | —    | —     | —    | 0000       |
| . 200                       |                      | 15:0      | —     | —     | —     | —     | —     | —     | —    | —    | -    | —    | _    | —    |      | RPB4 | <3:0> |      | 0000       |
| FB40                        | RPB5R                | 31:16     | —     | —     | —     | —     | —     | —     | —    | —    | -    | —    | _    | —    | -    | —    | —     | —    | 0000       |
| 1 8 10                      | The Bort             | 15:0      | —     | —     | —     | —     | —     | —     | —    | —    | -    | —    | _    | —    |      | RPB5 | <3:0> |      | 0000       |
| FB44                        | RPB6R <sup>(2)</sup> | 31:16     | _     | —     | —     | _     | —     | —     | _    | —    | _    | _    | _    | —    | _    | —    | —     | —    | 0000       |
| 1 044                       |                      | 15:0      | _     | —     | —     |       |       | —     | _    | —    | _    |      | _    | —    |      | RPB6 | <3:0> |      | 0000       |
| FB48                        | RPB7R                | 31:16     | _     | —     | —     | —     |       | —     | _    | —    | _    |      | _    | —    | _    | —    | —     | —    | 0000       |
| 1 040                       |                      | 15:0      | _     | —     | —     |       |       | —     | _    | —    | _    |      | _    | —    |      | RPB7 | <3:0> |      | 0000       |
| FB4C                        | RPB8R                | 31:16     |       | _     | _     | _     | _     | _     | -    | _    | _    | _    | _    | _    |      | —    | _     | —    | 0000       |
| 1 040                       | NF DOR               | 15:0      | _     | —     | _     | _     | _     | _     | —    | —    | —    | _    | _    | _    |      | RPB8 | <3:0> |      | 0000       |

Note 1: This register is only available on 44-pin devices.

2: 3:

This register is only available on PIC32MX1XX devices. This register is only available on 36-pin and 44-pin devices.

DS61168D-page 66

#### TABLE 4-23: PERIPHERAL PIN SELECT OUTPUT REGISTER MAP (CONTINUED)

| õ        | Bits                 |               |       |       |             |       |       |       |      |        |      |      |        |      |      |                   |             |      |            |
|----------|----------------------|---------------|-------|-------|-------------|-------|-------|-------|------|--------|------|------|--------|------|------|-------------------|-------------|------|------------|
| (BF80_#) | Register<br>Name     | Bit Range     | 31/15 | 30/14 | 29/13       | 28/12 | 27/11 | 26/10 | 25/9 | 24/8   | 23/7 | 22/6 | 21/5   | 20/4 | 19/3 | 18/2              | 17/1        | 16/0 | All Resets |
| B50      | RPB9R                | 31:16<br>15:0 | _     | _     | _           | _     |       |       | _    | _      |      | _    |        |      | —    | —<br>RPB9         | —<br><3:0>  | —    | 0000       |
| B54      | RPB10R               | 31:16<br>15:0 | _     |       |             | _     |       | _     |      | —      | _    | _    |        |      | -    | RPB1              |             | —    | 000        |
| B58      | RPB11R               | 31:16         | _     | —     |             | —     |       | —     |      | —      | _    | —    | _      |      | _    | —                 | —           | _    | 000        |
| B60      | RPB13R               | 15:0<br>31:16 | _     |       | _           | _     | _     | _     | _    | _<br>_ | _    | _    | _<br>_ | _    | _    | RPB1 <sup>-</sup> | _           | _    | 000        |
| B64      | RPB14R               | 15:0<br>31:16 | _     |       |             |       |       |       |      |        | -    |      |        |      | _    | RPB1:             | 3<3:0>      | _    | 000        |
|          |                      | 15:0<br>31:16 | _     |       |             |       |       |       |      |        | -    |      |        |      | _    | RPB14             | 4<3:0><br>— | _    | 000        |
| B68      | RPB15R               | 15:0<br>31:16 | _     |       | _           | _     |       | _     |      | _      |      |      |        |      |      | RPB1              | 5<3:0><br>— |      | 000        |
| B6C      | RPC0R <sup>(3)</sup> | 15:0<br>31:16 | _     | —     |             | —     |       | —     | —    | —      | _    |      | —      |      |      | RPC0              | <3:0>       |      | 000        |
| B70      | RPC1R <sup>(3)</sup> | 15:0          | _     | —     |             | —     | _     | _     | —    | —      | _    | —    | _      |      |      | RPC1              | <3:0>       |      | 000        |
| B74      | RPC2R <sup>(1)</sup> | 31:16<br>15:0 | _     |       | _           | _     | _     | _     | _    | _      | _    | _    | _<br>_ | _    | _    | —<br>RPC2         | —<br><3:0>  | —    | 000        |
| B78      | RPC3R <sup>(3)</sup> | 31:16<br>15:0 | _     |       |             |       |       |       |      |        | _    |      |        |      | —    | —<br>RPC3         | —<br><3:0>  | —    | 000        |
| B7C      | RPC4R <sup>(1)</sup> | 31:16<br>15:0 | _     |       | -           |       | _     | -     | _    |        |      | _    |        | _    | —    | —<br>RPC4         | —<br><3:0>  | _    | 000        |
| B80      | RPC5R <sup>(1)</sup> | 31:16<br>15:0 | _     |       | _           |       |       |       |      | _      |      |      |        |      |      | —<br>RPC5         | —<br><3:0>  | —    | 000        |
| B84      | RPC6R <sup>(1)</sup> | 31:16<br>15:0 |       |       | _           |       |       |       | _    |        |      |      |        | _    | —    | —<br>RPC6         | —<br><3·0>  | —    | 000        |
| B88      | RPC7R <sup>(1)</sup> | 31:16<br>15:0 | _     |       |             |       |       | _     |      | _      |      |      |        |      | _    | RPC7              | _           | —    | 000        |
| B8C      | RPC8R <sup>(1)</sup> | 31:16<br>15:0 | _     |       |             |       |       |       |      |        | _    |      |        |      | _    | RPC8              | —           | _    | 000        |
| B90      | RPC9R <sup>(3)</sup> | 31:16         | _     | —     | _           | —     | —     | _     | —    | —      |      | —    | —      | —    | _    | —                 | _           | _    | 000        |
| lote     |                      | 15:0          | _     | _     | -pin device | —     |       | —     |      | —      | —    | —    |        | —    |      | RPC9              | <3:0>       |      | 000        |

This register is only available on 44-pin devices. This register is only available on PIC32MX1XX devices. This register is only available on 36-pin and 44-pin devices. 2: 3:

#### TABLE 4-24: PARALLEL MASTER PORT REGISTER MAP<sup>(1)</sup>

| ess                         |                  | 0         |       |        |       |                                                        |         |        |        | Bi     | ts      |       |           |      |       |      |      |      |            |
|-----------------------------|------------------|-----------|-------|--------|-------|--------------------------------------------------------|---------|--------|--------|--------|---------|-------|-----------|------|-------|------|------|------|------------|
| Virtual Address<br>(BF80_#) | Register<br>Name | Bit Range | 31/15 | 30/14  | 29/13 | 28/12                                                  | 27/11   | 26/10  | 25/9   | 24/8   | 23/7    | 22/6  | 21/5      | 20/4 | 19/3  | 18/2 | 17/1 | 16/0 | All Resets |
| 7000                        | PMCON            | 31:16     |       | —      | —     | —                                                      | —       | —      | —      | _      | _       | —     | —         | -    | —     | -    | —    | _    | 0000       |
| 1000                        |                  | 15:0      | ON    | _      | SIDL  | ADRMU                                                  | JX<1:0> | PMPTTL | PTWREN | PTRDEN | CSF     | <1:0> | ALP       | _    | CS1P  | -    | WRSP | RDSP | 0000       |
| 7010                        | PMMODE           | 31:16     | —     | —      | —     | —                                                      |         | -      | —      | —      | —       | —     | —         | —    | —     | —    | —    | —    | 0000       |
| 7010                        | FININODE         | 15:0      | BUSY  | IRQM   | <1:0> | INCM<1:0> — MODE<1:0> WAITB<1:0> WAITM<3:0> WAITE<1:0> |         |        |        |        |         |       |           |      | <1:0> | 0000 |      |      |            |
| 7000                        |                  | 31:16     | —     | —      | —     | —                                                      | _       | —      | —      | —      | _       | —     | _         | —    | _     | —    | _    | —    | 0000       |
| 7020                        | PMADDR           | 15:0      | —     | CS1    | —     | —                                                      | —       |        |        |        |         | A     | ADDR<10:0 | >    |       |      |      |      | 0000       |
| 7020                        | PMDOUT           | 31:16     |       |        |       |                                                        |         |        |        | DATAOU | T-21:05 |       |           |      |       |      |      |      | 0000       |
| 7030                        | FINDOUT          | 15:0      |       |        |       |                                                        |         |        |        | DAIAOU | 1<31.02 |       |           |      |       |      |      |      | 0000       |
| 7040                        | PMDIN            | 31:16     |       |        |       |                                                        |         |        |        | DATAIN | ~21.0>  |       |           |      |       |      |      |      | 0000       |
| 7040                        | FINDIN           | 15:0      |       |        |       |                                                        |         |        |        | DATAIN | ~31.0~  |       |           |      |       |      |      |      | 0000       |
| 7050                        |                  | 31:16     | _     | _      | —     | _                                                      | _       | —      | —      | _      | _       | —     | —         | —    | _     | —    | —    | —    | 0000       |
| 7050                        | PMAEN            | 15:0      | _     | PTEN14 | —     | —                                                      | —       |        |        |        |         | I     | PTEN<10:0 | >    |       |      |      |      | 0000       |
| 7060                        | PMSTAT           | 31:16     | _     | _      | —     | _                                                      | _       | —      | —      | _      | _       | —     | —         | —    | _     | —    | —    | —    | 0000       |
| 1000                        | FINISTAT         | 15:0      | IBF   | IBOV   | —     | —                                                      | IB3F    | IB2F   | IB1F   | IB0F   | OBE     | OBUF  | —         | _    | OB3E  | OB2E | OB1E | OB0E | 008F       |

PIC32MX1XX/2XX

Legend: x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information.

#### TABLE 4-25: RTCC REGISTER MAP<sup>(1)</sup>

|                             | LL = -20.        |           |        |       |         | Bits     |       |       |        |      |          |          |       |      |         |         |         |       |            |
|-----------------------------|------------------|-----------|--------|-------|---------|----------|-------|-------|--------|------|----------|----------|-------|------|---------|---------|---------|-------|------------|
| ess                         |                  | 6         |        |       |         |          |       |       |        | I    | Bits     |          |       |      |         |         |         |       |            |
| Virtual Address<br>(BF80_#) | Register<br>Name | Bit Range | 31/15  | 30/14 | 29/13   | 28/12    | 27/11 | 26/10 | 25/9   | 24/8 | 23/7     | 22/6     | 21/5  | 20/4 | 19/3    | 18/2    | 17/1    | 16/0  | All Resets |
| 0200                        | RTCCON           | 31:16     | —      | —     |         | —        | _     | -     |        |      |          |          | CAL<  | 9:0> |         |         |         |       | 0000       |
| 0200                        | RICCON           | 15:0      | ON     | —     | SIDL    | —        | —     | —     | —      | —    | RTSECSEL | RTCCLKON | —     | —    | RTCWREN | RTCSYNC | HALFSEC | RTCOE | 0000       |
| 0210                        | RTCALRM          | 31:16     | -      | _     | —       | —        |       | —     | —      | —    | —        | -        | _     | _    | —       | _       | —       | —     | 0000       |
| 0210                        | RICALNI          | 15:0      | ALRMEN | CHIME | PIV     | ALRMSYNC |       | AMAS  | K<3:0> |      |          |          |       | ARPT | <7:0>   |         |         |       | 0000       |
| 0220                        | RTCTIME          | 31:16     |        | HR1   | 0<3:0>  |          |       | HR01  | <3:0>  |      |          | MIN10<   | 3:0>  |      |         | MIN01   | <3:0>   |       | XXXX       |
| 0220                        | RICHIME          | 15:0      |        | SEC1  | 0<3:0>  |          |       | SEC0  | 1<3:0> |      | _        | _        | —     | _    | _       | _       | —       | —     | xx00       |
| 0230                        | RTCDATE          | 31:16     |        | YEAR  | 10<3:0> |          |       | YEARC | 1<3:0> |      |          | MONTH10  | <3:0> |      |         | MONTH   | 01<3:0> |       | XXXX       |
| 0230                        | RICDAIL          | 15:0      |        | DAY1  | 0<3:0>  |          |       | DAY0  | 1<3:0> |      | _        | _        | _     | _    |         | WDAY    | )1<3:0> |       | xx00       |
| 0240                        | ALRMTIME         | 31:16     |        | HR1   | 0<3:0>  |          |       | HR01  | <3:0>  |      |          | MIN10<   | 3:0>  |      |         | MIN01   | <3:0>   |       | XXXX       |
| 0240                        |                  | 15:0      |        | SEC1  | 0<3:0>  |          |       | SEC0  | 1<3:0> |      | _        | _        | _     | _    | _       | _       | —       | —     | xx00       |
| 0250                        | ALRMDATE         | 31:16     | _      | _     |         | —        | _     |       | -      |      |          | MONTH10  | <3:0> |      |         | MONTH   | 01<3:0> |       | 00xx       |
| 0250                        |                  | 15:0      |        | DAY1  | 0<3:0>  |          |       | DAY0' | 1<3:0> |      | —        | _        | _     | _    |         | WDAY    | )1<3:0> |       | xx0x       |

Legend: x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: All registers in this table have corresponding CLR, SET and INV registers at its virtual address, plus an offset of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information.

#### TABLE 4-26: CTMU REGISTER MAP<sup>(1)</sup>

| ess                       |                  | e         |         |         |          |       |         |          |          | Bits     |         |         |       |       |          |      |      |       | <i>"</i>  |
|---------------------------|------------------|-----------|---------|---------|----------|-------|---------|----------|----------|----------|---------|---------|-------|-------|----------|------|------|-------|-----------|
| Virtual Addre<br>(BF80_#) | Register<br>Name | Bit Range | 31/15   | 30/14   | 29/13    | 28/12 | 27/11   | 26/10    | 25/9     | 24/8     | 23/7    | 22/6    | 21/5  | 20/4  | 19/3     | 18/2 | 17/1 | 16/0  | All Reset |
| 4 2 0 0                   | CTMUCON          | 31:16     | EDG1MOD | EDG1POL |          | EDG1S | EL<3:0> |          | EDG2STAT | EDG1STAT | EDG2MOD | EDG2POL |       | EDG28 | SEL<3:0> |      | —    | —     | 0000      |
| A200                      | CTMUCUN          | 15:0      | ON      |         | CTMUSIDL | TGEN  | EDGEN   | EDGSEQEN | IDISSEN  | CTTRIG   |         |         | ITRIM | <5:0> |          |      | IRNG | <1:0> | 0000      |

Legend: x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: All registers in this table have corresponding CLR, SET and INV registers at its virtual address, plus an offset of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information.

#### TABLE 4-27: USB REGISTER MAP<sup>(1)</sup>

| sse                         |                               |           |       |       |       |       |       |       |      |      | Bit                    | s        |           |             |             |          |          |          |            |
|-----------------------------|-------------------------------|-----------|-------|-------|-------|-------|-------|-------|------|------|------------------------|----------|-----------|-------------|-------------|----------|----------|----------|------------|
| Virtual Address<br>(BF88_#) | (Br 88_#)<br>Register<br>Name | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7                   | 22/6     | 21/5      | 20/4        | 19/3        | 18/2     | 17/1     | 16/0     | All Resets |
| 5040                        | U1OTGIR <sup>(2)</sup>        | 31:16     | _     | —     | _     | _     | —     | _     | —    | _    | _                      | _        | —         | —           | —           | —        | —        | —        | 0000       |
| 0010                        | 01010IIX                      | 15:0      | —     | —     | —     | —     | —     | —     | —    | —    | IDIF                   | T1MSECIF | LSTATEIF  | ACTVIF      | SESVDIF     | SESENDIF | _        | VBUSVDIF | 0000       |
| 5050                        | <b>U10TGIE</b>                | 31:16     | —     | —     | —     | —     | —     | —     | —    | —    | —                      | _        | —         | —           | —           | —        | —        | —        | 0000       |
|                             | 0.0.012                       | 15:0      | —     | —     | —     | —     | —     | —     | —    | —    | IDIE                   | T1MSECIE | LSTATEIE  | ACTVIE      | SESVDIE     | SESENDIE | —        | VBUSVDIE | 0000       |
| 5060                        | U1OTGSTAT <sup>(3)</sup>      | 31:16     | —     | —     | —     | —     | —     | —     | —    | —    | —                      | _        | —         | —           | —           | —        | _        | —        | 0000       |
| 0000                        | 010100.00                     | 15:0      | —     | —     | —     | —     | —     | —     | —    | —    | ID                     | _        | LSTATE    | —           | SESVD       | SESEND   | _        | VBUSVD   | 0000       |
| 5070                        | U10TGCON                      | 31:16     | —     | —     | —     | —     | —     | —     | —    | —    | —                      | _        | —         | —           | —           | —        | —        | —        | 0000       |
| 0010                        | e le le cech                  | 15:0      | —     | —     | —     | —     | —     | —     | —    | —    | DPPULUP                | DMPULUP  | DPPULDWN  | DMPULDWN    | VBUSON      | OTGEN    | VBUSCHG  | VBUSDIS  | 0000       |
| 5080                        | U1PWRC                        | 31:16     | —     | —     | —     | —     | —     | —     | —    | —    | —                      | _        | _         | —           |             | —        | _        | —        | 0000       |
| 0000                        | 0111110                       | 15:0      | —     | —     | —     | —     | —     | —     | —    | —    | UACTPND <sup>(4)</sup> | _        | _         | USLPGRD     | USBBUSY     |          | USUSPEND | USBPWR   | 0000       |
|                             |                               | 31:16     | —     | —     | —     | —     | —     | —     | —    | —    | —                      | —        | —         | —           |             | —        | _        | —        | 0000       |
| 5200                        | U1IR <sup>(2)</sup>           | 15:0      | _     | _     | _     | _     | _     | _     | _    | _    | STALLIF                | ATTACHIF | RESUMEIF  | IDLEIF      | TRNIF       | SOFIF    | UERRIF   | URSTIF   | 0000       |
|                             |                               |           |       |       |       |       |       |       |      |      | OINEEI                 |          | RECOMEN   | IDEEII      |             | 00111    | OLIVIA   | DETACHIF | 0000       |
|                             | _                             | 31:16     | _     | —     | _     |       | —     |       | —    |      |                        |          |           |             |             | —        |          |          | 0000       |
| 5210                        | U1IE                          | 15:0      | _     | _     | _     | _     | _     | _     |      | _    | STALLIE                | ATTACHIE | RESUMEIE  | IDLEIE      | TRNIE SOFIE | SOFIE    | UERRIE   | URSTIE   | 0000       |
|                             |                               | 10.0      |       |       |       |       |       |       |      |      | OWNEE                  |          | RECOMILIE | IDEEIE      |             | OOLIE    | OLIVIE   | DETACHIE | 0000       |
|                             |                               | 31:16     | _     | —     | _     |       | —     |       | —    |      |                        |          |           |             |             | —        |          |          | 0000       |
| 5220                        | U1EIR <sup>(2)</sup>          | 15:0      | _     | _     | _     | _     |       | _     |      | _    | BTSEF                  | BMXEF    | DMAEF     | BTOEF       | DFN8EF      | CRC16EF  | CRC5EF   | PIDEF    | 0000       |
|                             |                               |           |       |       |       |       |       |       |      |      | BIGEI                  | DIVIXEI  | DIVINCE   | BIOEI       | DINCEI      | ONOTOEI  | EOFEF    | TIDEI    | 0000       |
|                             |                               | 31:16     | _     | —     | _     |       | —     |       | —    |      |                        |          |           |             |             | —        |          |          | 0000       |
| 5230                        | U1EIE                         | 15:0      | _     | _     | _     |       |       | _     |      |      | BTSEE                  | BMXEE    | DMAEE     | BTOEE       | DFN8EE      | CRC16EE  | CRC5EE   | PIDEE    | 0000       |
|                             |                               | 10.0      |       |       |       |       |       |       |      |      | DIGEL                  | DIVIALL  | DIMALL    | DIOLE       | DINOLL      | CINCIDEL | EOFEE    | TIDEE    | 0000       |
| 5240                        | U1STAT <sup>(3)</sup>         | 31:16     | —     | —     | _     | _     | _     | _     | —    | _    | _                      | _        | —         |             | —           | _        | —        | —        | 0000       |
| 5240                        | UIUIAI                        | 15:0      | —     | —     | _     | _     | _     | _     | —    | _    |                        | ENDF     | PT<3:0>   |             | DIR         | PPBI     | —        | —        | 0000       |
|                             |                               | 31:16     | _     | —     | _     |       | —     |       | —    |      |                        |          |           |             |             | —        |          |          | 0000       |
| 5250                        | U1CON                         | 15:0      | _     | _     | _     |       | _     |       |      | _    | JSTATE                 | SE0      | PKTDIS    | USBRST      | HOSTEN      | RESUME   | PPBRST   | USBEN    | 0000       |
|                             |                               | 10.0      |       |       |       |       |       |       |      |      | JOINE                  | 5L0      | TOKBUSY   | CODICOL     | HOUTEN      | INE SOME | TIDIOI   | SOFEN    | 0000       |
| 5260                        | U1ADDR                        | 31:16     | —     | —     | -     | -     | —     | -     | —    |      | _                      | I        | _         | —           | _           | _        | _        | —        | 0000       |
| 5200                        | SIADDIC                       | 15:0      | —     | —     | -     | -     | —     | -     | —    |      | LSPDEN                 |          |           | DE          | VADDR<6:    | 0>       |          |          | 0000       |
| 5270                        | U1BDTP1                       | 31:16     | —     | —     |       |       | _     |       | _    |      | _                      |          | -         | _           | _           | —        | -        | -        | 0000       |
| 5210                        |                               | 15:0      | —     | —     |       |       | _     |       | _    | _    |                        |          | BI        | )TPTRL<7:1> |             |          |          | _        | 0000       |

Legend: x = unknown value on Reset; - = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: With the exception of those noted, all registers in this table (except as noted) have corresponding CLR, SET and INV registers at its virtual address, plus an offset of 0x4, 0x8 and 0xC respectively. See Section 11.2 "CLR, SET and INV Registers" for more information.

2: This register does not have associated SET and INV registers.

3: This register does not have associated CLR, SET and INV registers.

4: Reset value for this bit is undefined.

# TABLE 4-27: USB REGISTER MAP<sup>(1)</sup> (CONTINUED)

| IAD                         |                       |               |       |       |       |       |       |       |          |      |       |          |       |          |             |             |              |             |            |
|-----------------------------|-----------------------|---------------|-------|-------|-------|-------|-------|-------|----------|------|-------|----------|-------|----------|-------------|-------------|--------------|-------------|------------|
| ess                         |                       |               |       |       |       |       |       |       |          |      | Bit   | ts       |       |          |             |             |              |             |            |
| Virtual Address<br>(BF88_#) | Register<br>Name      | Bit Range     | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9     | 24/8 | 23/7  | 22/6     | 21/5  | 20/4     | 19/3        | 18/2        | 17/1         | 16/0        | All Resets |
| 5280                        | U1FRML <sup>(3)</sup> | 31:16         | —     | —     | —     | —     | —     | —     | —        | —    | —     | —        |       | —        | _           | _           | —            | —           | 0000       |
| 0200                        | 0.1.1.12              | 15:0          | _     | —     | —     |       | _     | —     |          | —    |       |          |       | FRML<    | 7:0>        |             |              |             | 0000       |
| 5290                        | U1FRMH <sup>(3)</sup> | 31:16         | _     |       | _     |       |       |       |          | —    | _     |          |       |          |             |             | —            | —           | 0000       |
|                             |                       | 15:0          | _     |       | _     |       |       |       |          | —    | _     |          |       |          |             |             | FRMH<2:0>    |             | 0000       |
| 52A0                        | U1TOK                 | 31:16         | —     | —     | —     |       | —     | —     |          | —    | —     | —        | —     | —        | —           | —           | —            | —           | 0000       |
|                             |                       | 15:0          | —     | —     | —     |       | —     | —     |          | —    |       | PID      | <3:0> |          |             | EP          | <3:0>        |             | 0000       |
| 52B0                        | U1SOF                 | 31:16         |       | —     | —     |       |       | —     |          | —    | _     | —        | _     | —        | —           |             | —            | _           | 0000       |
|                             | 01001                 | 15:0          |       | —     | —     |       |       | —     |          | —    |       |          |       | CNT<7    | :0>         |             |              |             | 0000       |
| 52C0                        | U1BDTP2               | 31:16         | _     | _     | _     |       | _     |       |          | —    | _     | —        | _     | —        | —           | _           | _            | —           | 0000       |
|                             |                       | 15:0          | _     |       | _     |       |       |       |          | —    |       |          |       | BDTPTRH  | 1<7:0>      |             |              |             | 0000       |
| 52D0                        | U1BDTP3               | 31:16         | _     |       | _     |       |       |       |          | —    | —     | —        | —     | —        | _           | _           | —            | —           | 0000       |
|                             |                       | 15:0          | _     |       | _     |       |       |       |          | —    |       |          |       | BDTPTRL  | J<7:0>      |             |              |             | 0000       |
| 52E0                        | U1CNFG1               | 31:16         | _     | —     | —     |       | —     | —     |          | —    | —     | —        |       |          |             |             | _            | —           | 0000       |
|                             |                       | 15:0          | _     |       | —     | —     |       | —     |          | —    | UTEYE | UOEMON   | —     | USBSIDL  | —           | —           | —            | UASUSPND    | _          |
| 5300                        | U1EP0                 | 31:16         | _     |       | —     |       |       | _     |          | _    | _     | —        |       | —        | —           |             | —            | —           | 0000       |
|                             |                       | 15:0          |       | _     | —     |       |       | _     |          | —    | LSPD  | RETRYDIS | _     | EPCONDIS | EPRXEN      | EPTXEN      | EPSTALL      | EPHSHK      | 0000       |
| 5310                        | U1EP1                 | 31:16         | _     | _     | _     |       | _     | _     |          | _    | _     |          |       | —        | —           |             | —            | —           | 0000       |
|                             |                       | 15:0          |       | _     | _     |       | _     | _     |          | _    | _     |          | _     | EPCONDIS | EPRXEN      | EPTXEN      | EPSTALL      | EPHSHK      | 0000       |
| 5320                        | U1EP2                 | 31:16         | _     |       | _     |       |       |       |          | _    |       |          |       | —        | -           | -           | -            | -           | 0000       |
|                             |                       | 15:0          | _     | _     | _     | -     |       | _     |          | _    |       |          |       | EPCONDIS | EPRXEN      | EPTXEN      | EPSTALL      | EPHSHK      | 0000       |
| 5330                        | U1EP3                 | 31:16         | _     | —     | _     |       |       |       | -        | —    | —     |          | _     | -        |             |             | -            |             | 0000       |
|                             |                       | 15:0          | _     | —     | _     | _     |       | _     |          | —    | _     |          | _     | EPCONDIS | EPRXEN      | EPTXEN      | EPSTALL      | EPHSHK      | 0000       |
| 5340                        | U1EP4                 | 31:16<br>15:0 |       | _     |       |       |       | _     |          | _    |       |          |       |          | —<br>EPRXEN |             | —<br>EPSTALL | EPHSHK      | 0000       |
|                             |                       | 31:16         |       |       | -     | —     |       |       |          |      |       | _        |       | EPCONDIS | EPRAEN      | EPIXEN      | EPSTALL      |             | 0000       |
| 5350                        | U1EP5                 | 15:0          |       |       | -     | —     |       |       |          | _    | —     | _        |       | EPCONDIS | EPRXEN      | EPTXEN      | EPSTALL      | EPHSHK      | 0000       |
|                             |                       |               |       |       |       |       | —     |       | <u> </u> |      | —     | _        | _     | EPCONDIS |             |             |              |             |            |
| 5360                        | U1EP6                 | 31:16<br>15:0 |       |       |       |       |       |       |          | _    | _     |          |       |          | —<br>EPRXEN | —<br>EPTXEN | —<br>EPSTALL | —<br>EPHSHK | 0000       |
|                             |                       | 31:16         |       |       |       |       |       |       |          | _    |       |          |       |          | EPRAEN      | EPIXEN<br>— | LFSTALL      |             | 0000       |
| 5370                        | U1EP7                 | 15:0          |       | _     |       |       | _     | _     |          |      |       |          |       | EPCONDIS | EPRXEN      | EPTXEN      | EPSTALL      | EPHSHK      | 0000       |
|                             |                       | 31:16         |       |       |       |       |       |       |          |      |       |          |       |          |             |             |              |             | 0000       |
| 5380                        | U1EP8                 | 15:0          | _     | _     |       |       |       |       |          |      |       | _        |       | EPCONDIS | EPRXEN      | EPTXEN      | EPSTALL      | EPHSHK      | 0000       |
|                             |                       | 15.0          | _     | _     | _     | _     | _     | _     |          | _    | _     | _        | _     | LPCONDIS | LERVEN      | LEIVEN      | LFOIALL      | CENSHK      | 0000       |

Legend: x = unknown value on Reset; - = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: With the exception of those noted, all registers in this table (except as noted) have corresponding CLR, SET and INV registers at its virtual address, plus an offset of 0x4, 0x8 and 0xC respectively. See Section 11.2 "CLR, SET and INV Registers" for more information.

2: This register does not have associated SET and INV registers.

3: This register does not have associated CLR, SET and INV registers.

4: Reset value for this bit is undefined.

# TABLE 4-27: USB REGISTER MAP<sup>(1)</sup> (CONTINUED)

|                             |                  |           |       | -     |       | (     |       |       |      |      |      |      |      |          |        |        |         |        |            |
|-----------------------------|------------------|-----------|-------|-------|-------|-------|-------|-------|------|------|------|------|------|----------|--------|--------|---------|--------|------------|
| ess                         |                  | e         |       |       |       |       |       |       |      |      | Bit  | s    |      |          |        |        |         |        | \$         |
| Virtual Address<br>(BF88_#) | Register<br>Name | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6 | 21/5 | 20/4     | 19/3   | 18/2   | 17/1    | 16/0   | All Resets |
| 5390                        | U1EP9            | 31:16     | —     | —     | _     | —     |       | —     |      | —    | —    | —    | —    | -        | —      | _      | —       | —      | 0000       |
|                             | UIEF9            | 15:0      | _     | _     | _     | -     | _     | -     | _    | —    | _    |      | _    | EPCONDIS | EPRXEN | EPTXEN | EPSTALL | EPHSHK | 0000       |
| 53A0                        | U1EP10           | 31:16     | _     | _     | _     | -     | _     | -     | _    | —    | _    |      | _    | —        | _      | _      | _       | —      | 0000       |
| 33A0                        |                  | 15:0      |       |       |       |       | _     |       | _    | _    | —    |      | _    | EPCONDIS | EPRXEN | EPTXEN | EPSTALL | EPHSHK | 0000       |
| 53B0                        | U1EP11           | 31:16     |       |       |       |       | _     |       | _    | _    | —    |      | _    | _        | _      | _      | _       | _      | 0000       |
| 5560                        |                  | 15:0      |       |       |       |       | _     |       | _    | _    | —    |      | _    | EPCONDIS | EPRXEN | EPTXEN | EPSTALL | EPHSHK | 0000       |
| 53C0                        | U1EP12           | 31:16     |       | -     |       |       | _     |       | _    | —    | -    |      | _    | —        | -      | _      | _       | -      | 0000       |
| 5500                        |                  | 15:0      | _     | —     | _     | _     | _     | _     | _    | —    | _    | _    | —    | EPCONDIS | EPRXEN | EPTXEN | EPSTALL | EPHSHK | 0000       |
| 53D0                        | U1EP13           | 31:16     | _     | —     | _     | _     | _     | _     | _    | —    | _    | _    | —    | —        | _      | _      | —       | —      | 0000       |
| 3300                        | UTEL 15          | 15:0      | _     | —     | _     | _     | _     | _     | _    | —    | _    | _    | —    | EPCONDIS | EPRXEN | EPTXEN | EPSTALL | EPHSHK | 0000       |
|                             | U1EP14           | 31:16     |       | _     |       | -     | _     | -     | _    | —    | _    |      | _    | _        | _      | _      | _       | _      | 0000       |
| 53E0                        | UTEP14           | 15:0      |       | _     |       | _     | _     | _     | _    | _    | _    | _    | _    | EPCONDIS | EPRXEN | EPTXEN | EPSTALL | EPHSHK | 0000       |
| 52E0                        | U1EP15           | 31:16     | _     | _     | _     | -     | _     |       | _    | _    | _    |      | _    | —        | _      | _      | _       | —      | 0000       |
| 53F0                        | UTEP 15          | 15:0      | _     | _     | _     | -     | _     |       | _    | _    | _    |      | _    | EPCONDIS | EPRXEN | EPTXEN | EPSTALL | EPHSHK | 0000       |

Legend: x = unknown value on Reset; - = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: With the exception of those noted, all registers in this table (except as noted) have corresponding CLR, SET and INV registers at its virtual address, plus an offset of 0x4, 0x8 and 0xC respectively. See Section 11.2 "CLR, SET and INV Registers" for more information.

2: This register does not have associated SET and INV registers.

3: This register does not have associated CLR, SET and INV registers.

4: Reset value for this bit is undefined.

# 4.2 Control Registers

Register 4-1 through Register 4-8 are used for setting the RAM and Flash memory partitions for data and code.

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|
| 24.24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |
| 31:24        | —                 | —                 | —                 | —                 | —                 | —                 | —                | _                |  |
|              | U-0               | U-0               | U-0               | R/W-1             | R/W-1             | R/W-1             | R/W-1            | R/W-1            |  |
| 23:16        | _                 | _                 | _                 | BMX<br>ERRIXI     | BMX<br>ERRICD     | BMX<br>ERRDMA     | BMX<br>ERRDS     | BMX<br>ERRIS     |  |
| 45.0         | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |
| 15:8         | _                 | —                 | _                 | —                 |                   | _                 | _                |                  |  |
|              | U-0               | R/W-1             | U-0               | U-0               | U-0               | R/W-0             | R/W-0            | R/W-1            |  |
| 7:0          | _                 | BMX<br>WSDRM      | _                 | —                 | _                 | E                 | 3MXARB<2:0       | >                |  |

# **REGISTER 4-1: BMXCON: BUS MATRIX CONFIGURATION REGISTER**

| Legend:           |                  |                                    |  |
|-------------------|------------------|------------------------------------|--|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |  |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               |  |

# bit 31-21 Unimplemented: Read as '0'

| bit 20   | BMXERRIXI: Enable Bus Error from IXI bit                                                                                                                                                                                              |
|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          | <ul> <li>1 = Enable bus error exceptions for unmapped address accesses initiated from IXI shared bus</li> <li>0 = Disable bus error exceptions for unmapped address accesses initiated from IXI shared bus</li> </ul>                 |
| bit 19   | BMXERRICD: Enable Bus Error from ICD Debug Unit bit                                                                                                                                                                                   |
|          | <ul> <li>1 = Enable bus error exceptions for unmapped address accesses initiated from ICD</li> <li>0 = Disable bus error exceptions for unmapped address accesses initiated from ICD</li> </ul>                                       |
| bit 18   | BMXERRDMA: Bus Error from DMA bit                                                                                                                                                                                                     |
|          | <ul> <li>1 = Enable bus error exceptions for unmapped address accesses initiated from DMA</li> <li>0 = Disable bus error exceptions for unmapped address accesses initiated from DMA</li> </ul>                                       |
| bit 17   | BMXERRDS: Bus Error from CPU Data Access bit (disabled in Debug mode)                                                                                                                                                                 |
|          | <ul> <li>1 = Enable bus error exceptions for unmapped address accesses initiated from CPU data access</li> <li>0 = Disable bus error exceptions for unmapped address accesses initiated from CPU data access</li> </ul>               |
| bit 16   | BMXERRIS: Bus Error from CPU Instruction Access bit (disabled in Debug mode)                                                                                                                                                          |
|          | <ul> <li>1 = Enable bus error exceptions for unmapped address accesses initiated from CPU instruction access</li> <li>0 = Disable bus error exceptions for unmapped address accesses initiated from CPU instruction access</li> </ul> |
| bit 15-7 | Unimplemented: Read as '0'                                                                                                                                                                                                            |
| bit 6    | BMXWSDRM: CPU Instruction or Data Access from Data RAM Wait State bit                                                                                                                                                                 |
|          | <ul> <li>1 = Data RAM accesses from CPU have one wait state for address setup</li> <li>0 = Data RAM accesses from CPU have zero wait states for address setup</li> </ul>                                                              |
| bit 5-3  | Unimplemented: Read as '0'                                                                                                                                                                                                            |
| bit 2-0  | BMXARB<2:0>: Bus Matrix Arbitration Mode bits                                                                                                                                                                                         |
|          | <ul> <li>111 = Reserved (using these Configuration modes will produce undefined behavior)</li> <li>.</li> </ul>                                                                                                                       |
|          | <ul> <li>011 = Reserved (using these Configuration modes will produce undefined behavior)</li> <li>010 = Arbitration Mode 2</li> <li>001 = Arbitration Mode 1 (default)</li> <li>000 = Arbitration Mode 0</li> </ul>                  |
|          |                                                                                                                                                                                                                                       |

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 24.24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31:24        | _                 | _                 | _                 |                   | _                 | _                 | —                | —                |
| 00.40        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23:16        | _                 | _                 | _                 | _                 | _                 |                   | —                | —                |
| 45.0         | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R-0              | R-0              |
| 15:8         |                   |                   |                   | BMXDK             | PBA<15:8>         |                   |                  |                  |
| 7.0          | R-0               | R-0               | R-0               | R-0               | R-0               | R-0               | R-0              | R-0              |
| 7:0          |                   |                   |                   | BMXDK             | PBA<7:0>          |                   |                  |                  |

# **REGISTER 4-2: BMXDKPBA: DATA RAM KERNEL PROGRAM BASE ADDRESS REGISTER**<sup>(1,2)</sup>

# Legend:

| Legend:           |                  |                           |                    |
|-------------------|------------------|---------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ead as '0'         |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

bit 31-16 Unimplemented: Read as '0'

bit 15-11 BMXDKPBA<15:10>: DRM Kernel Program Base Address bits When non-zero, this value selects the relative base address for kernel program space in RAM

- bit 10-0 BMXDKPBA<9:0>: Read-Only bits Value is always '0', which forces 1 KB increments
- **Note 1:** At Reset, the value in this register is forced to zero, which causes all of the RAM to be allocated to Kernal mode data usage.
  - 2: The value in this register must be less than or equal to BMXDRMSZ.

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 04.04        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31:24        | _                 | _                 | _                 | _                 | _                 | —                 | —                | —                |
| 00.40        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23:16        | _                 | —                 | _                 | —                 | _                 | —                 | —                | —                |
| 45.0         | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R-0              | R-0              |
| 15:8         |                   |                   |                   | BMXDU             | DBA<15:8>         |                   |                  |                  |
| 7.0          | R-0               | R-0               | R-0               | R-0               | R-0               | R-0               | R-0              | R-0              |
| 7:0          |                   |                   |                   | BMXDU             | DBA<7:0>          |                   |                  |                  |

# **REGISTER 4-3: BMXDUDBA: DATA RAM USER DATA BASE ADDRESS REGISTER**<sup>(1,2)</sup>

# Legend:

| Legena.           |                  |                           |                    |
|-------------------|------------------|---------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ad as '0'          |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

bit 31-16 Unimplemented: Read as '0'

- bit 15-11 **BMXDUDBA<15:10>:** DRM User Data Base Address bits When non-zero, the value selects the relative base address for User mode data space in RAM, the value must be greater than BMXDKPBA.
- bit 10-0 BMXDUDBA<9:0>: Read-Only bits Value is always '0', which forces 1 KB increments
- **Note 1:** At Reset, the value in this register is forced to zero, which causes all of the RAM to be allocated to Kernal mode data usage.
  - 2: The value in this register must be less than or equal to BMXDRMSZ.

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 04.04        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31:24        | _                 | _                 | _                 | _                 | _                 | —                 | _                | —                |
| 00.40        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23:16        | _                 | _                 | _                 | —                 | _                 | —                 | _                | —                |
| 45.0         | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R-0              | R-0              |
| 15:8         |                   |                   |                   | BMXDU             | PBA<15:8>         |                   |                  |                  |
| 7.0          | R-0               | R-0               | R-0               | R-0               | R-0               | R-0               | R-0              | R-0              |
| 7:0          |                   |                   |                   | BMXDU             | PBA<7:0>          |                   |                  |                  |

# **REGISTER 4-4: BMXDUPBA: DATA RAM USER PROGRAM BASE ADDRESS REGISTER**<sup>(1,2)</sup>

# Legend:

| Legend:           |                  |                           |                    |
|-------------------|------------------|---------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ead as '0'         |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

#### bit 31-16 Unimplemented: Read as '0'

# bit 15-11 **BMXDUPBA<15:10>:** DRM User Program Base Address bits When non-zero, the value selects the relative base address for User mode program space in RAM, BMXDUPBA must be greater than BMXDUDBA.

- bit 10-0 BMXDUPBA<9:0>: Read-Only bits Value is always '0', which forces 1 KB increments
- **Note 1:** At Reset, the value in this register is forced to zero, which causes all of the RAM to be allocated to Kernal mode data usage.
  - 2: The value in this register must be less than or equal to BMXDRMSZ.

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|
|              | R                 | R                 | R                 | R                 | R                 | R                 | R                | R                |  |  |
| 31:24        |                   |                   |                   | BMXDRM            | ISZ<31:24>        |                   |                  |                  |  |  |
| 00.40        | R                 | R                 | R                 | R                 | R                 | R                 | R                | R                |  |  |
| 23:16        | BMXDRMSZ<23:16>   |                   |                   |                   |                   |                   |                  |                  |  |  |
| 45.0         | R                 | R                 | R                 | R                 | R                 | R                 | R                | R                |  |  |
| 15:8         | BMXDRMSZ<15:8>    |                   |                   |                   |                   |                   |                  |                  |  |  |
| 7.0          | R                 | R                 | R                 | R                 | R                 | R                 | R                | R                |  |  |
| 7:0          |                   |                   |                   | BMXDR             | MSZ<7:0>          |                   |                  |                  |  |  |

#### REGISTER 4-5: BMXDRMSZ: DATA RAM SIZE REGISTER

# Legend:

| Legenu.           |                  |                           |                    |
|-------------------|------------------|---------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ead as '0'         |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

bit 31-0 BMXDRMSZ<31:0>: Data RAM Memory (DRM) Size bits

Static value that indicates the size of the Data RAM in bytes: 0x00001000 = device has 4 KB RAM 0x00002000 = device has 8 KB RAM 0x00004000 = device has 16 KB RAM 0x00008000 = device has 32 KB RAM

#### REGISTER 4-6: BMXPUPBA: PROGRAM FLASH (PFM) USER PROGRAM BASE ADDRESS REGISTER<sup>(1,2)</sup>

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|
| 24.24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |
| 31:24        | _                 | _                 | _                 | _                 | _                 | —                 | _                | _                |  |
| 00.40        | U-0               | U-0               | U-0               | U-0               | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |
| 23:16        | _                 | _                 | —                 | _                 | BMXPUPBA<19:16>   |                   |                  |                  |  |
| 45.0         | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R-0               | R-0              | R-0              |  |
| 15:8         |                   |                   |                   | BMXPU             | PBA<15:8>         |                   |                  |                  |  |
| 7.0          | R-0               | R-0               | R-0               | R-0               | R-0               | R-0               | R-0              | R-0              |  |
| 7:0          |                   |                   |                   | BMXPU             | PBA<7:0>          |                   |                  |                  |  |

| Legend:           |                  |                      |                    |
|-------------------|------------------|----------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bi | t, read as '0'     |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown |

bit 31-20 Unimplemented: Read as '0'

bit 19-11 BMXPUPBA<19:11>: Program Flash (PFM) User Program Base Address bits

bit 10-0 BMXPUPBA<10:0>: Read-Only bits Value is always '0', which forces 2 KB increments

- **Note 1:** At Reset, the value in this register is forced to zero, which causes all of the RAM to be allocated to Kernal mode data usage.
  - 2: The value in this register must be less than or equal to BMXPFMSZ.

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|
| 04.04        | R                 | R                 | R                 | R                 | R                 | R                 | R                | R                |  |  |
| 31:24        |                   |                   |                   | BMXPFN            | ISZ<31:24>        |                   |                  |                  |  |  |
| 00.40        | R                 | R                 | R                 | R                 | R                 | R                 | R                | R                |  |  |
| 23:16        | BMXPFMSZ<23:16>   |                   |                   |                   |                   |                   |                  |                  |  |  |
| 45.0         | R                 | R                 | R                 | R                 | R                 | R                 | R                | R                |  |  |
| 15:8         | BMXPFMSZ<15:8>    |                   |                   |                   |                   |                   |                  |                  |  |  |
| 7.0          | R                 | R                 | R                 | R                 | R                 | R                 | R                | R                |  |  |
| 7:0          | BMXPFMSZ<7:0>     |                   |                   |                   |                   |                   |                  |                  |  |  |

# REGISTER 4-7: BMXPFMSZ: PROGRAM FLASH (PFM) SIZE REGISTER

| Legend:           |                  |                           |                    |
|-------------------|------------------|---------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ad as '0'          |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

bit 31-0 BMXPFMSZ<31:0>: Program Flash Memory (PFM) Size bits

Static value that indicates the size of the PFM in bytes: 0x00004000 = device has 16 KB Flash

0x00008000 = device has 10 KB Flash

0x00010000 = device has 52 KB Flash

0x00020000 = device has 128 KB Flash

| REGISTER 4-8: | BMXBOOTSZ: BOOT FLASH (IFM) SIZE REGISTER |  |
|---------------|-------------------------------------------|--|
|               |                                           |  |

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|
| 21.24        | R                 | R                 | R                 | R                 | R                 | R                 | R                | R                |  |  |
| 31:24        |                   |                   |                   | BMXBOO            | TSZ<31:24>        |                   |                  |                  |  |  |
| 00.40        | R                 | R                 | R                 | R                 | R                 | R                 | R                | R                |  |  |
| 23:16        | BMXBOOTSZ<23:16>  |                   |                   |                   |                   |                   |                  |                  |  |  |
| 45.0         | R                 | R                 | R                 | R                 | R                 | R                 | R                | R                |  |  |
| 15:8         | BMXBOOTSZ<15:8>   |                   |                   |                   |                   |                   |                  |                  |  |  |
| 7.0          | R                 | R                 | R                 | R                 | R                 | R                 | R                | R                |  |  |
| 7:0          | BMXBOOTSZ<7:0>    |                   |                   |                   |                   |                   |                  |                  |  |  |

| Legend:           |                  |                           |                    |
|-------------------|------------------|---------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ead as '0'         |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

bit 31-0 **BMXBOOTSZ<31:0>:** Boot Flash Memory (BFM) Size bits Static value that indicates the size of the Boot PFM in bytes: 0x00000C00 = device has 3 KB boot Flash

# 5.0 FLASH PROGRAM MEMORY

- Note 1: This data sheet summarizes the features of the PIC32MX1XX/2XX family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 5. "Flash Program Memory" (DS61121) in the "PIC32 Family Reference Manual", which is available from the Microchip web site (www.microchip.com/PIC32).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

PIC32MX1XX/2XX devices contain an internal Flash program memory for executing user code. There are three methods by which the user can program this memory:

- 1. Run-Time Self-Programming (RTSP)
- 2. EJTAG Programming
- 3. In-Circuit Serial Programming<sup>™</sup> (ICSP<sup>™</sup>)

RTSP is performed by software executing from either Flash or RAM memory. Information about RTSP techniques is available in **Section 5. "Flash Program Memory"** (DS61121) in the *"PIC32 Family Reference Manual"*.

EJTAG is performed using the EJTAG port of the device and an EJTAG capable programmer.

ICSP is performed using a serial data connection to the device and allows much faster programming times than RTSP.

The EJTAG and ICSP methods are described in the "*PIC32 Flash Programming Specification*" (DS61145), which can be downloaded from the Microchip web site.

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5    | Bit<br>28/20/12/4     | Bit<br>27/19/11/3      | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|----------------------|-----------------------|------------------------|-------------------|------------------|------------------|
| 31:24        | U-0               | U-0               | U-0                  | U-0                   | U-0                    | U-0               | U-0              | U-0              |
| 31.24        | _                 | —                 | _                    | —                     | _                      |                   | _                | —                |
| 23:16        | U-0               | U-0               | U-0                  | U-0                   | U-0                    | U-0               | U-0              | U-0              |
| 23.10        | —                 | —                 | —                    | —                     | —                      | —                 | —                | —                |
| 45.0         | R/W-0             | R/W-0             | R-0                  | R-0                   | R-0                    | U-0               | U-0              | U-0              |
| 15:8         | WR                | WREN              | WRERR <sup>(1)</sup> | LVDERR <sup>(1)</sup> | LVDSTAT <sup>(1)</sup> | _                 | _                | —                |
| 7:0          | U-0               | U-0               | U-0                  | U-0                   | R/W-0                  | R/W-0             | R/W-0            | R/W-0            |
| 7:0          |                   | —                 |                      |                       |                        | NVMOF             | °<3:0>           |                  |

#### REGISTER 5-1: NVMCON: PROGRAMMING CONTROL REGISTER

#### Legend:

| R = Readable bit W = Writable bit |                  | U = Unimplemented bit, re | ad as '0'          |
|-----------------------------------|------------------|---------------------------|--------------------|
| -n = Value at POR                 | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

bit 31-16 Unimplemented: Read as '0'

bit 15 WR: Write Control bit

This bit is writable when WREN = 1 and the unlock sequence is followed.

- 1 = Initiate a Flash operation. Hardware clears this bit when the operation completes
- 0 = Flash operation complete or inactive

#### bit 14 WREN: Write Enable bit

1 = Enable writes to WR bit and enables LVD circuit

0 = Disable writes to WR bit and disables LVD circuit

This is the only bit in this register reset by a device Reset.

#### bit 13 WRERR: Write Error bit<sup>(1)</sup>

This bit is read-only and is automatically set by hardware.

- 1 = Program or erase sequence did not complete successfully
- 0 = Program or erase sequence completed normally
- bit 12 LVDERR: Low-Voltage Detect Error bit (LVD circuit must be enabled)<sup>(1)</sup>

This bit is read-only and is automatically set by hardware.

- 1 = Low-voltage detected (possible data corruption, if WRERR is set)
- 0 = Voltage level is acceptable for programming

### bit 11 LVDSTAT: Low-Voltage Detect Status bit (LVD circuit must be enabled)<sup>(1)</sup>

This bit is read-only and is automatically set, and cleared, by hardware.

- 1 = Low-voltage event active
- 0 = Low-voltage event NOT active

# bit 10-4 **Unimplemented:** Read as '0'

bit 3-0 **NVMOP<3:0>:** NVM Operation bits

#### These bits are writable when WREN = 0.

- 1111 = Reserved
- •
- 0111 = Reserved
- 0110 = No operation
- 0101 = Program Flash (PFM) erase operation: erases PFM, if all pages are not write-protected
- 0100 = Page erase operation: erases page selected by NVMADDR, if it is not write-protected
- 0011 = Row program operation: programs row selected by NVMADDR, if it is not write-protected
- 0010 = No operation
- 0001 = Word program operation: programs word selected by NVMADDR, if it is not write-protected 0000 = No operation

Note 1: This bit is cleared by setting NVMOP == 0000b, and initiating a Flash operation (i.e., WR).

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|
| 04.04        | W-0               | W-0               | W-0               | W-0               | W-0               | W-0               | W-0              | W-0              |  |  |
| 31:24        |                   |                   |                   | NVMKE             | Y<31:24>          |                   |                  |                  |  |  |
| 00.40        | W-0               | W-0               | W-0               | W-0               | W-0               | W-0               | W-0              | W-0              |  |  |
| 23:16        | NVMKEY<23:16>     |                   |                   |                   |                   |                   |                  |                  |  |  |
| 45.0         | W-0               | W-0               | W-0               | W-0               | W-0               | W-0               | W-0              | W-0              |  |  |
| 15:8         | NVMKEY<15:8>      |                   |                   |                   |                   |                   |                  |                  |  |  |
| 7.0          | W-0               | W-0               | W-0               | W-0               | W-0               | W-0               | W-0              | W-0              |  |  |
| 7:0          |                   |                   |                   | NVMK              | EY<7:0>           |                   |                  |                  |  |  |

#### REGISTER 5-2: NVMKEY: PROGRAMMING UNLOCK REGISTER<sup>(1)</sup>

| Legend:           |                  |                           |                    |
|-------------------|------------------|---------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ad as '0'          |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

bit 31-0 **NVMKEY<31:0>:** Unlock Register bits These bits are write-only, and read as '0' on any read

Note 1: This register is used as part of the unlock sequence to prevent inadvertent writes to the PFM.

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|
| 21.24        | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |
| 31:24        |                   |                   |                   | NVMADI            | DR<31:24>         |                   |                  |                  |  |  |
| 22.40        | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |
| 23:16        | NVMADDR<23:16>    |                   |                   |                   |                   |                   |                  |                  |  |  |
| 15.0         | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |
| 15:8         | NVMADDR<15:8>     |                   |                   |                   |                   |                   |                  |                  |  |  |
| 7:0          | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |
| 7:0          | NVMADDR<7:0>      |                   |                   |                   |                   |                   |                  |                  |  |  |

#### **REGISTER 5-3: NVMADDR: FLASH ADDRESS REGISTER**

| Legend:           |                  |                       |                    |
|-------------------|------------------|-----------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit | t, read as '0'     |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared  | x = Bit is unknown |

bit 31-0 NVMADDR<31:0>: Flash Address bits

Bulk/Chip/PFM Erase: Address is ignored. Page Erase: Address identifies the page to erase. Row Program: Address identifies the row to program. Word Program: Address identifies the word to program.

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |  |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|--|--|
| 04.04        | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |  |  |
| 31:24        | NVMDATA<31:24>    |                   |                   |                   |                   |                   |                  |                  |  |  |  |  |
| 00.40        | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |  |  |
| 23:16        | NVMDATA<23:16>    |                   |                   |                   |                   |                   |                  |                  |  |  |  |  |
| 45.0         | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |  |  |
| 15:8         | NVMDATA<15:8>     |                   |                   |                   |                   |                   |                  |                  |  |  |  |  |
| 7.0          | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |  |  |
| 7:0          |                   | NVMDATA<7:0>      |                   |                   |                   |                   |                  |                  |  |  |  |  |

# REGISTER 5-4: NVMDATA: FLASH PROGRAM DATA REGISTER<sup>(1)</sup>

| Legend:           |                  |                           |                    |
|-------------------|------------------|---------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ead as '0'         |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

# bit 31-0 NVMDATA<31:0>: Flash Programming Data bits

**Note 1:** The bits in this register are only reset by a Power-on Reset (POR).

# REGISTER 5-5: NVMSRCADDR: SOURCE DATA ADDRESS REGISTER

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |  |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|--|--|
| 04.04        | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |  |  |
| 31:24        | NVMSRCADDR<31:24> |                   |                   |                   |                   |                   |                  |                  |  |  |  |  |
| 00.40        | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |  |  |
| 23:16        | NVMSRCADDR<23:16> |                   |                   |                   |                   |                   |                  |                  |  |  |  |  |
| 15:0         | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |  |  |
| 15:8         |                   |                   |                   | NVMSRCA           | ADDR<15:8>        |                   |                  |                  |  |  |  |  |
| 7.0          | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |  |  |
| 7:0          |                   |                   |                   | NVMSRC            | ADDR<7:0>         |                   |                  |                  |  |  |  |  |

| Legend:           |                  |                           |                    |
|-------------------|------------------|---------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ead as '0'         |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

# bit 31-0 NVMSRCADDR<31:0>: Source Data Address bits

The system physical address of the data to be programmed into the Flash when the NVMOP<3:0> bits (NVMCON<3:0>) are set to perform row programming.

# 6.0 RESETS

- Note 1: This data sheet summarizes the features of the PIC32MX1XX/2XX family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 7. "Resets" (DS61118) in the "PIC32 Family Reference Manual", which is available from the Microchip web site (www.microchip.com/PIC32).
  - Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The Reset module combines all Reset sources and controls the device Master Reset signal, SYSRST. The following is a list of device Reset sources:

- POR: Power-on Reset
- MCLR: Master Clear Reset pin
- · SWR: Software Reset
- WDTR: Watchdog Timer Reset
- · BOR: Brown-out Reset
- CMR: Configuration Mismatch Reset

A simplified block diagram of the Reset module is illustrated in Figure 6-1.



# FIGURE 6-1: SYSTEM RESET BLOCK DIAGRAM

| REGISTER 6-1: RCON: F | RESET CONTROL | REGISTER |
|-----------------------|---------------|----------|
|-----------------------|---------------|----------|

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1   | Bit<br>24/16/8/0   |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|--------------------|--------------------|
| 04.04        | U-0                | U-0                |
| 31:24        | —                 | _                 | _                 | —                 | _                 |                   | —                  | —                  |
| 23:16        | U-0                | U-0                |
| 23.10        | —                 | _                 | _                 | —                 | _                 |                   | —                  | —                  |
| 45.0         | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | R/W-0, HS          | R/W-0              |
| 15:8         | _                 | _                 | _                 | _                 | _                 | —                 | CMR                | VREGS              |
| 7.0          | R/W-0, HS         | R/W-0, HS         | U-0               | R/W-0, HS         | R/W-0, HS         | R/W-0, HS         | R/W-1, HS          | R/W-1, HS          |
| 7:0          | EXTR              | SWR               |                   | WDTO              | SLEEP             | IDLE              | BOR <sup>(1)</sup> | POR <sup>(1)</sup> |

| Legend:           | HS = Set by hardware | are                       |                    |  |  |
|-------------------|----------------------|---------------------------|--------------------|--|--|
| R = Readable bit  | W = Writable bit     | U = Unimplemented bit, re | ad as '0'          |  |  |
| -n = Value at POR | '1' = Bit is set     | '0' = Bit is cleared      | x = Bit is unknown |  |  |

# bit 31-10 Unimplemented: Read as '0'

| bit 9 | CMR: Configuration Mismatch Reset Flag bit                                                                                               |
|-------|------------------------------------------------------------------------------------------------------------------------------------------|
|       | <ul> <li>1 = Configuration mismatch Reset has occurred</li> <li>0 = Configuration mismatch Reset has not occurred</li> </ul>             |
| bit 8 | VREGS: Voltage Regulator Standby Enable bit                                                                                              |
|       | <ul> <li>1 = Regulator is enabled and is on during Sleep mode</li> <li>0 = Regulator is disabled and is off during Sleep mode</li> </ul> |
| bit 7 | EXTR: External Reset (MCLR) Pin Flag bit                                                                                                 |
|       | <ul><li>1 = Master Clear (pin) Reset has occurred</li><li>0 = Master Clear (pin) Reset has not occurred</li></ul>                        |
| bit 6 | SWR: Software Reset Flag bit                                                                                                             |
|       | <ul><li>1 = Software Reset was executed</li><li>0 = Software Reset as not executed</li></ul>                                             |
| bit 5 | Unimplemented: Read as '0'                                                                                                               |
| bit 4 | WDTO: Watchdog Timer Time-out Flag bit                                                                                                   |
|       | 1 = WDT Time-out has occurred                                                                                                            |
|       | 0 = WDT Time-out has not occurred                                                                                                        |
| bit 3 | SLEEP: Wake From Sleep Flag bit                                                                                                          |
|       | 1 = Device was in Sleep mode                                                                                                             |
|       | 0 = Device was not in Sleep mode                                                                                                         |
| bit 2 | IDLE: Wake From Idle Flag bit                                                                                                            |
|       | 1 = Device was in Idle mode                                                                                                              |
|       | 0 = Device was not in Idle mode                                                                                                          |
| bit 1 | BOR: Brown-out Reset Flag bit <sup>(1)</sup>                                                                                             |
|       | 1 = Brown-out Reset has occurred                                                                                                         |
|       | 0 = Brown-out Reset has not occurred                                                                                                     |
| bit 0 | <b>POR:</b> Power-on Reset Flag bit <sup>(1)</sup>                                                                                       |
|       | 1 = Power-on Reset has occurred                                                                                                          |
|       | 0 = Power-on Reset has not occurred                                                                                                      |
|       |                                                                                                                                          |

Note 1: User software must clear this bit to view next detection.

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0     |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|----------------------|
| 04.04        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0                  |
| 31:24        | _                 | _                 | —                 | —                 | _                 | —                 |                  | —                    |
| 23:16        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0                  |
| 23.10        | _                 | _                 |                   | —                 | —                 | —                 |                  | —                    |
| 15:8         | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0                  |
| 15.0         |                   | _                 | —                 | —                 | _                 | —                 | _                | —                    |
| 7:0          | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | W-0, HC              |
| 7.0          | _                 | _                 |                   | _                 | _                 | _                 |                  | SWRST <sup>(1)</sup> |

# REGISTER 6-2: RSWRST: SOFTWARE RESET REGISTER

| Legend:           | HC = Cleared by hard | HC = Cleared by hardware |                    |  |  |
|-------------------|----------------------|--------------------------|--------------------|--|--|
| R = Readable bit  | W = Writable bit     | U = Unimplemented bi     | t, read as '0'     |  |  |
| -n = Value at POR | '1' = Bit is set     | '0' = Bit is cleared     | x = Bit is unknown |  |  |

bit 31-1 Unimplemented: Read as '0'

- bit 0 **SWRST:** Software Reset Trigger bit<sup>(1)</sup>
  - 1 = Enable software Reset event

0 = No effect

Note 1: The system unlock sequence must be performed before the SWRST bit can be written. Refer to Section 6. "Oscillator" (DS61112) in the "PIC32 Family Reference Manual" for details.

# PIC32MX1XX/2XX

NOTES:

# 7.0 INTERRUPT CONTROLLER

- Note 1: This data sheet summarizes the features of the PIC32MX1XX/2XX family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 8. "Interrupt Controller" (DS61108) in the "PIC32 Family Reference Manual", which is available from the Microchip web site (www.microchip.com/PIC32).
  - Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

PIC32MX1XX/2XX devices generate interrupt requests in response to interrupt events from peripheral modules. The interrupt control module exists externally to the CPU logic and prioritizes the interrupt events before presenting them to the CPU. The PIC32MX1XX/2XX interrupt module includes the following features:

- · Up to 64 interrupt sources
- Up to 44 interrupt vectors
- · Single and multi-vector mode operations
- · Five external interrupts with edge polarity control
- · Interrupt proximity timer
- Seven user-selectable priority levels for each vector
- Four user-selectable subpriority levels within each priority
- Dedicated shadow set for all priority levels<sup>(1)</sup>
- Software can generate any interrupt
- · User-configurable interrupt vector table location
- · User-configurable interrupt vector spacing
- Note: On PIC32MX1XX/2XX devices, the dedicated shadow set is not present.

# FIGURE 7-1: INTERRUPT CONTROLLER MODULE BLOCK DIAGRAM



# TABLE 7-1: INTERRUPT IRQ, VECTOR AND BIT LOCATION

|                                       | IRQ | Vector   |                     | Persistent    |             |              |           |
|---------------------------------------|-----|----------|---------------------|---------------|-------------|--------------|-----------|
| Interrupt Source <sup>(1)</sup>       | #   | #        | Flag                | Enable        | Priority    | Sub-priority | Interrupt |
|                                       |     | Highes   | st Natural C        | rder Priority | 1           |              |           |
| CT – Core Timer Interrupt             | 0   | 0        | IFS0<0>             | IEC0<0>       | IPC0<4:2>   | IPC0<1:0>    | No        |
| CS0 – Core Software Interrupt 0       | 1   | 1        | IFS0<1>             | IEC0<1>       | IPC0<12:10> | IPC0<9:8>    | No        |
| CS1 – Core Software Interrupt 1       | 2   | 2        | IFS0<2>             | IEC0<2>       | IPC0<20:18> | IPC0<17:16>  | No        |
| INT0 – External Interrupt             | 3   | 3        | IFS0<3>             | IEC0<3>       | IPC0<28:26> | IPC0<25:24>  | No        |
| T1 – Timer1                           | 4   | 4        | IFS0<4>             | IEC0<4>       | IPC1<4:2>   | IPC1<1:0>    | No        |
| IC1E – Input Capture 1 Error          | 5   | 5        | IFS0<5>             | IEC0<5>       | IPC1<12:10> | IPC1<9:8>    | Yes       |
| IC1 – Input Capture 1                 | 6   | 5        | IFS0<6>             | IEC0<6>       | IPC1<12:10> | IPC1<9:8>    | Yes       |
| OC1 – Output Compare 1                | 7   | 6        | IFS0<7>             | IEC0<7>       | IPC1<20:18> | IPC1<17:16>  | No        |
| INT1 – External Interrupt 1           | 8   | 7        | IFS0<8>             | IEC0<8>       | IPC1<28:26> | IPC1<25:24>  | No        |
| T2 – Timer2                           | 9   | 8        | IFS0<9>             | IEC0<9>       | IPC2<4:2>   | IPC2<1:0>    | No        |
| IC2E – Input Capture 2                | 10  | 9        | IFS0<10>            | IEC0<10>      | IPC2<12:10> | IPC2<9:8>    | Yes       |
| IC2 – Input Capture 2                 | 11  | 9        | IFS0<11>            | IEC0<11>      | IPC2<12:10> | IPC2<9:8>    | Yes       |
| OC2 – Output Compare 2                | 12  | 10       | IFS0<12>            | IEC0<12>      | IPC2<20:18> | IPC2<17:16>  | No        |
| INT2 – External Interrupt 2           | 13  | 11       | IFS0<13>            | IEC0<13>      | IPC2<28:26> | IPC2<25:24>  | No        |
| T3 – Timer3                           | 14  | 12       | IFS0<14>            | IEC0<14>      | IPC3<4:2>   | IPC3<1:0>    | No        |
| IC3E – Input Capture 3                | 15  | 13       | IFS0<15>            | IEC0<15>      | IPC3<12:10> | IPC3<9:8>    | Yes       |
| IC3 – Input Capture 3                 | 16  | 13       | IFS0<16>            | IEC0<16>      | IPC3<12:10> | IPC3<9:8>    | Yes       |
| OC3 – Output Compare 3                | 17  | 14       | IFS0<17>            | IEC0<17>      | IPC3<20:18> | IPC3<17:16>  | No        |
| INT3 – External Interrupt 3           | 18  | 15       | IFS0<18>            | IEC0<18>      | IPC3<28:26> | IPC3<25:24>  | No        |
| T4 – Timer4                           | 19  | 16       | IFS0<19>            | IEC0<19>      | IPC4<4:2>   | IPC4<1:0>    | No        |
| IC4E – Input Capture 4 Error          | 20  | 17       | IFS0<20>            | IEC0<20>      | IPC4<12:10> | IPC4<9:8>    | Yes       |
| IC4 – Input Capture 4                 | 21  | 17       | IFS0<21>            | IEC0<21>      | IPC4<12:10> | IPC4<9:8>    | Yes       |
| OC4 – Output Compare 4                | 22  | 18       | IFS0<22>            | IEC0<22>      | IPC4<20:18> | IPC4<17:16>  | No        |
| INT4 – External Interrupt 4           | 23  | 19       | IFS0<23>            | IEC0<23>      | IPC4<28:26> | IPC4<25:24>  | No        |
| T5 – Timer5                           | 24  | 20       | IFS0<24>            | IEC0<24>      | IPC5<4:2>   | IPC5<1:0>    | No        |
| IC5E – Input Capture 5 Error          | 25  | 21       | IFS0<25>            | IEC0<25>      | IPC5<12:10> | IPC5<9:8>    | Yes       |
| IC5 – Input Capture 5                 | 26  | 21       | IFS0<26>            | IEC0<26>      | IPC5<12:10> | IPC5<9:8>    | Yes       |
| OC5 – Output Compare 5                | 27  | 22       | IFS0<27>            | IEC0<27>      | IPC5<20:18> | IPC5<17:16>  | No        |
| AD1 – ADC1 Convert done               | 28  | 23       | IFS0<28>            | IEC0<28>      | IPC5<28:26> | IPC5<25:24>  | Yes       |
| FSCM – Fail-Safe Clock Monitor        | 29  | 24       | IFS0<29>            | IEC0<29>      | IPC6<4:2>   | IPC6<1:0>    | No        |
| RTCC – Real-Time Clock and            | 30  | 25       | IFS0<30>            | IEC0<30>      | IPC6<12:10> | IPC6<9:8>    | No        |
| Calendar<br>FCE – Flash Control Event | 31  | 26       | IFS0<31>            | IEC0<31>      | IPC6<20:18> | IPC6<17:16>  | No        |
|                                       | 31  | 26<br>27 | IFS0<31><br>IFS1<0> | IEC0<31>      | IPC6<20:18> | IPC6<17:16>  | NO        |
| CMP1 – Comparator Interrupt           |     |          |                     |               |             |              |           |
| CMP2 – Comparator Interrupt           | 33  | 28       | IFS1<1>             | IEC1<1>       | IPC7<4:2>   | IPC7<1:0>    | No        |
| CMP3 – Comparator Interrupt           | 34  | 29       | IFS1<2>             | IEC1<2>       | IPC7<12:10> | IPC7<9:8>    | No        |
| USB – USB Interrupts                  | 35  | 30       | IFS1<3>             | IEC1<3>       | IPC7<20:18> | IPC7<17:16>  | Yes       |
| SPI1E – SPI1 Fault                    | 36  | 31       | IFS1<4>             | IEC1<4>       | IPC7<28:26> | IPC7<25:24>  | Yes       |
| SPI1RX – SPI1 Receive Done            | 37  | 31       | IFS1<5>             | IEC1<5>       | IPC7<28:26> | IPC7<25:24>  | Yes       |
| SPI1TX – SPI1 Transfer Done           | 38  | 31       | IFS1<6>             | IEC1<6>       | IPC7<28:26> | IPC7<25:24>  | Yes       |

Note 1: Not all interrupt sources are available on all devices. See TABLE 1: "PIC32MX1XX General Purpose Family Features" and TABLE 2: "PIC32MX2XX USB Family Features" for the lists of available peripherals.

| Interrupt Source <sup>(1)</sup>       | IRQ | Vector | Interrupt Bit Location |          |              |              | Persistent |  |  |
|---------------------------------------|-----|--------|------------------------|----------|--------------|--------------|------------|--|--|
| Interrupt Source."                    | #   | #      | Flag                   | Enable   | Priority     | Sub-priority | Interrupt  |  |  |
| U1E – UART1 Fault                     | 39  | 32     | IFS1<7>                | IEC1<7>  | IPC8<4:2>    | IPC8<1:0>    | Yes        |  |  |
| U1RX – UART1 Receive Done             | 40  | 32     | IFS1<8>                | IEC1<8>  | IPC8<4:2>    | IPC8<1:0>    | Yes        |  |  |
| U1TX – UART1 Transfer Done            | 41  | 32     | IFS1<9>                | IEC1<9>  | IPC8<4:2>    | IPC8<1:0>    | Yes        |  |  |
| I2C1B – I2C1 Bus Collision Event      | 42  | 33     | IFS1<10>               | IEC1<10> | IPC8<12:10>  | IPC8<9:8>    | Yes        |  |  |
| I2C1S – I2C1 Slave Event              | 43  | 33     | IFS1<11>               | IEC1<11> | IPC8<12:10>  | IPC8<9:8>    | Yes        |  |  |
| I2C1M – I2C1 Master Event             | 44  | 33     | IFS1<12>               | IEC1<12> | IPC8<12:10>  | IPC8<9:8>    | Yes        |  |  |
| CNA – PORTA Input Change<br>Interrupt | 45  | 34     | IFS1<13>               | IEC1<13> | IPC8<20:18>  | IPC8<17:16>  | Yes        |  |  |
| CNB – PORTB Input Change<br>Interrupt | 46  | 34     | IFS1<14>               | IEC1<14> | IPC8<20:18>  | IPC8<17:16>  | Yes        |  |  |
| CNC – PORTC Input Change<br>Interrupt | 47  | 34     | IFS1<15>               | IEC1<15> | IPC8<20:18>  | IPC8<17:16>  | Yes        |  |  |
| PMP – Parallel Master Port            | 48  | 35     | IFS1<16>               | IEC1<16> | IPC8<28:26>  | IPC8<25:24>  | Yes        |  |  |
| PMPE – Parallel Master Port Error     | 49  | 35     | IFS1<17>               | IEC1<17> | IPC8<28:26>  | IPC8<25:24>  | Yes        |  |  |
| SPI2E – SPI2 Fault                    | 50  | 36     | IFS1<18>               | IEC1<18> | IPC9<4:2>    | IPC9<1:0>    | Yes        |  |  |
| SPI2RX – SPI2 Receive Done            | 51  | 36     | IFS1<19>               | IEC1<19> | IPC9<4:2>    | IPC9<1:0>    | Yes        |  |  |
| SPI2TX – SPI2 Transfer Done           | 52  | 36     | IFS1<20>               | IEC1<20> | IPC9<4:2>    | IPC9<1:0>    | Yes        |  |  |
| U2E – UART2 Error                     | 53  | 37     | IFS1<21>               | IEC1<21> | IPC9<12:10>  | IPC9<9:8>    | Yes        |  |  |
| U2RX – UART2 Receiver                 | 54  | 37     | IFS1<22>               | IEC1<22> | IPC9<12:10>  | IPC9<9:8>    | Yes        |  |  |
| U2TX – UART2 Transmitter              | 55  | 37     | IFS1<23>               | IEC1<23> | IPC9<12:10>  | IPC9<9:8>    | Yes        |  |  |
| I2C2B – I2C2 Bus Collision Event      | 56  | 38     | IFS1<24>               | IEC1<24> | IPC9<20:18>  | IPC9<17:16>  | Yes        |  |  |
| I2C2S – I2C2 Slave Event              | 57  | 38     | IFS1<25>               | IEC1<25> | IPC9<20:18>  | IPC9<17:16>  | Yes        |  |  |
| I2C2M – I2C2 Master Event             | 58  | 38     | IFS1<26>               | IEC1<26> | IPC9<20:18>  | IPC9<17:16>  | Yes        |  |  |
| CTMU – CTMU Event                     | 59  | 39     | IFS1<27>               | IEC1<27> | IPC9<28:26>  | IPC9<25:24>  | Yes        |  |  |
| DMA0 – DMA Channel 0                  | 60  | 40     | IFS1<28>               | IEC1<28> | IPC10<4:2>   | IPC10<1:0>   | No         |  |  |
| DMA1 – DMA Channel 1                  | 61  | 41     | IFS1<29>               | IEC1<29> | IPC10<12:10> | IPC10<9:8>   | No         |  |  |
| DMA2 – DMA Channel 2                  | 62  | 42     | IFS1<30>               | IEC1<30> | IPC10<20:18> | IPC10<17:16> | No         |  |  |
| DMA3 – DMA Channel 3                  | 63  | 43     | IFS1<31>               | IEC1<31> | IPC10<28:26> | IPC10<25:24> | No         |  |  |
| Lowest Natural Order Priority         |     |        |                        |          |              |              |            |  |  |

# TABLE 7-1: INTERRUPT IRQ, VECTOR AND BIT LOCATION (CONTINUED)

Note 1: Not all interrupt sources are available on all devices. See TABLE 1: "PIC32MX1XX General Purpose Family Features" and TABLE 2: "PIC32MX2XX USB Family Features" for the lists of available peripherals.

|              |                   |                   |                   | ••••••            |                   |                   |                  |                  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
| 24.24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31:24        | —                 | —                 | —                 | —                 | —                 | —                 | —                | —                |
| 22:16        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | R/W-0            |
| 23:16        | _                 | —                 | _                 | _                 | —                 | _                 | _                | SS0              |
| 45.0         | U-0               | U-0               | U-0               | R/W-0             | U-0               | R/W-0             | R/W-0            | R/W-0            |
| 15:8         | —                 | _                 | —                 | MVEC              | _                 |                   | TPC<2:0>         |                  |
| 7:0          | U-0               | U-0               | U-0               | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
| 7:0          | —                 |                   | -                 | INT4EP            | INT3EP            | INT2EP            | INT1EP           | INT0EP           |

# Legend:

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ead as '0'         |
|-------------------|------------------|---------------------------|--------------------|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

#### bit 31-17 Unimplemented: Read as '0'

- bit 16 **SS0:** Single Vector Shadow Register Set bit
  - 1 = Single vector is presented with a shadow register set
  - 0 = Single vector is not presented with a shadow register set
- bit 15-13 Unimplemented: Read as '0'
- bit 12 MVEC: Multi Vector Configuration bit
  - 1 = Interrupt controller configured for multi vectored mode
  - 0 = Interrupt controller configured for single vectored mode
- bit 11 Unimplemented: Read as '0'
- bit 10-8 **TPC<2:0>:** Temporal Proximity Control bits
  - 111 = Interrupts of group priority 7 or lower start the TP timer

  - 010 = Interrupts of group priority 2 or lower start the TP timer
  - 001 = Interrupts of group priority 1 start the IP timer
  - 000 = Disables proximity timer
- bit 7-5 Unimplemented: Read as '0'
- bit 4 INT4EP: External Interrupt 4 Edge Polarity Control bit
  - 1 = Rising edge
  - 0 = Falling edge
- bit 3 INT3EP: External Interrupt 3 Edge Polarity Control bit
  - 1 = Rising edge
  - 0 = Falling edge
- bit 2 INT2EP: External Interrupt 2 Edge Polarity Control bit
  - 1 = Rising edge
  - 0 = Falling edge
- bit 1 INT1EP: External Interrupt 1 Edge Polarity Control bit
  - 1 = Rising edge
  - 0 = Falling edge
- bit 0 INT0EP: External Interrupt 0 Edge Polarity Control bit
  - 1 = Rising edge
  - 0 = Falling edge

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2    | Bit<br>25/17/9/1         | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|----------------------|--------------------------|------------------|
| 24.24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0                  | U-0                      | U-0              |
| 31:24        | _                 | —                 | —                 | _                 | _                 | —                    | —                        | —                |
| 23:16        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0                  | U-0                      | U-0              |
| 23.10        | —                 | _                 | —                 | _                 | _                 | —                    | —                        | —                |
| 45.0         | U-0               | U-0               | U-0               | U-0               | U-0               | R/W-0                | R/W-0                    | R/W-0            |
| 15:8         | _                 | —                 | _                 | _                 | _                 |                      | RIPL<2:0> <sup>(1)</sup> |                  |
| 7.0          | U-0               | U-0               | R/W-0             | R/W-0             | R/W-0             | R/W-0                | R/W-0                    | R/W-0            |
| 7:0          |                   | —                 |                   |                   | VEC               | <5:0> <sup>(1)</sup> |                          |                  |

#### REGISTER 7-2: INTSTAT: INTERRUPT STATUS REGISTER

# Legend:

| Legena.           |                  |                           |                    |
|-------------------|------------------|---------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ead as '0'         |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

bit 31-11 Unimplemented: Read as '0'

- bit 10-8 RIPL<2:0>: Requested Priority Level bits<sup>(1)</sup>
  - 000-111 = The priority level of the latest interrupt presented to the CPU
- bit 7-6 Unimplemented: Read as '0'
- bit 5-0 VEC<5:0>: Interrupt Vector bits<sup>(1)</sup> 00000-11111 = The interrupt vector that is presented to the CPU
- Note 1: This value should only be used when the interrupt controller is configured for Single Vector mode.

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 24.04        | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
| 31:24        |                   |                   |                   | TPTMF             | R<31:24>          |                   |                  |                  |
| 23:16        | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
| 23.10        |                   |                   |                   | TPTMF             | २<23:16>          |                   |                  |                  |
| 15:8         | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
| 10.0         |                   |                   |                   | TPTM              | R<15:8>           |                   |                  |                  |
| 7:0          | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
| 7.0          |                   |                   |                   | TPTM              | 1R<7:0>           |                   |                  |                  |

#### REGISTER 7-3: TPTMR: TEMPORAL PROXIMITY TIMER REGISTER

| Legend:           |                  |                      |                    |
|-------------------|------------------|----------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bi | t, read as '0'     |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown |

bit 31-0 **TPTMR<31:0>:** Temporal Proximity Timer Reload bits Used by the Temporal Proximity Timer as a reload value when the Temporal Proximity timer is triggered by an interrupt event.

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1                                                | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-----------------------------------------------------------------|------------------|
| 24.24        | R/W-0                                                           | R/W-0            |
| 31:24        | IFS31             | IFS30             | IFS29             | IFS28             | IFS27             | IFS26             | IFS25                                                           | IFS24            |
| 23:16        | R/W-0                                                           | R/W-0            |
| 23.10        | IFS23             | IFS22             | IFS21             | IFS20             | IFS19             | IFS18             | R/W-0<br>IFS17                                                  | IFS16            |
| 15:8         | R/W-0                                                           | R/W-0            |
| 10.0         | IFS15             | IFS14             | IFS13             | IFS12             | IFS11             | IFS10             | IFS09                                                           | IFS08            |
| 7:0          | R/W-0                                                           | R/W-0            |
| 7.0          | IFS07             | IFS06             | IFS05             | IFS04             | IFS03             | IFS02             | 25/17/9/1<br>R/W-0<br>IFS25<br>R/W-0<br>IFS17<br>R/W-0<br>IFS09 | IFS00            |

# **REGISTER 7-4:** IFSx: INTERRUPT FLAG STATUS REGISTER<sup>(1)</sup>

# Legend:

| Ecgena.           |                  |                           |                    |
|-------------------|------------------|---------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ad as '0'          |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

#### bit 31-0 IFS31-IFS00: Interrupt Flag Status bits

- 1 = Interrupt request has occurred
- 0 = No interrupt request has occurred
- **Note 1:** This register represents a generic definition of the IFSx register. Refer to Table 7-1 for the exact bit definitions.

| REGISTE      |                   |                   |                   |                   |                   |                   |                  |                  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
| 21.24        | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
| 31:24        | IEC31             | IEC30             | IEC29             | IEC28             | IEC27             | IEC26             | IEC25            | IEC24            |
| 23:16        | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
| 23.10        | IEC23             | IEC22             | IEC21             | IEC20             | IEC19             | IEC18             | IEC17            | IEC16            |
| 15:8         | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
| 10.0         | IEC15             | IEC14             | IEC13             | IEC12             | IEC11             | IEC10             | IEC09            | IEC08            |
| 7:0          | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
| 7:0          | IEC07             | IEC06             | IEC05             | IEC04             | IEC03             | IEC02             | IEC01            | IEC00            |

# **REGISTER 7-5:** IECx: INTERRUPT ENABLE CONTROL REGISTER<sup>(1)</sup>

| Legend:           |                  |                       |                    |
|-------------------|------------------|-----------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit | t, read as '0'     |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared  | x = Bit is unknown |

# bit 31-0 IEC31-IEC00: Interrupt Enable bits

1 = Interrupt is enabled

0 = Interrupt is disabled

**Note 1:** This register represents a generic definition of the IECx register. Refer to Table 7-1 for the exact bit definitions.

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|
| 04.04        | U-0               | U-0               | U-0               | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |
| 31:24        | —                 | —                 | —                 | IP03<2:0>         |                   |                   | IS03<1:0>        |                  |  |
| 23:16        | U-0               | U-0               | U-0               | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |
| 23.10        | —                 | —                 | —                 |                   | IP02<2:0>         |                   |                  | <1:0>            |  |
| 15:8         | U-0               | U-0               | U-0               | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |
| 15.0         | _                 | —                 | _                 |                   | IP01<2:0>         |                   | IS01•            | <1:0>            |  |
| 7:0          | U-0               | U-0               | U-0               | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |
| 7.0          |                   |                   |                   |                   | IP00<2:0>         |                   | IS00-            | <1:0>            |  |

# REGISTER 7-6: IPCx: INTERRUPT PRIORITY CONTROL REGISTER<sup>(1)</sup>

#### Legend:

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ead as '0'         |
|-------------------|------------------|---------------------------|--------------------|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

bit 31-29 Unimplemented: Read as '0'



. 010 = Interrupt priority is 2 001 = Interrupt priority is 1 000 = Interrupt is disabled bit 25-24 IS03<1:0>: Interrupt Subpriority bits 11 = Interrupt subpriority is 3 10 = Interrupt subpriority is 2 01 = Interrupt subpriority is 1 00 = Interrupt subpiority is 0 bit 23-21 Unimplemented: Read as '0' bit 20-18 IP02<2:0>: Interrupt Priority bits 111 = Interrupt priority is 7 010 = Interrupt priority is 2 001 = Interrupt priority is 1 000 = Interrupt is disabled bit 17-16 IS02<1:0>: Interrupt Subpriority bits 11 = Interrupt subpriority is 3 10 = Interrupt subpriority is 2 01 = Interrupt subpriority is 1 00 = Interrupt subpriority is 0 bit 15-13 Unimplemented: Read as '0' bit 12-10 IP01<2:0>: Interrupt Priority bits 111 = Interrupt priority is 7 010 = Interrupt priority is 2 001 = Interrupt priority is 1

000 = Interrupt is disabled

**Note 1:** This register represents a generic definition of the IPCx register. Refer to Table 7-1 for the exact bit definitions.

# **REGISTER 7-6:** IPCx: INTERRUPT PRIORITY CONTROL REGISTER<sup>(1)</sup> (CONTINUED)

- bit 9-8 **IS01<1:0>:** Interrupt Subpriority bits
  - 11 = Interrupt subpriority is 3
    - 10 =Interrupt subpriority is 2
    - 01 = Interrupt subpriority is 1
  - 00 = Interrupt subpriority is 0
- bit 7-5 Unimplemented: Read as '0'
- bit 4-2 **IP00<2:0>:** Interrupt Priority bits
  - 111 = Interrupt priority is 7
  - •
  - .
  - 010 = Interrupt priority is 2
  - 001 = Interrupt priority is 1
  - 000 = Interrupt is disabled
- bit 1-0 **IS00<1:0>:** Interrupt Subpriority bits
  - 11 = Interrupt subpriority is 3
  - 10 = Interrupt subpriority is 2
  - 01 = Interrupt subpriority is 1
  - 00 = Interrupt subpriority is 0
- **Note 1:** This register represents a generic definition of the IPCx register. Refer to Table 7-1 for the exact bit definitions.

# 8.0 OSCILLATOR CONFIGURATION

- Note 1: This data sheet summarizes the features of the PIC32MX1XX/2XX family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 6. "Oscillator Configuration" (DS61112) in the "PIC32 Family Reference Manual", which is available from the Microchip web site (www.microchip.com/PIC32).
  - Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The PIC32MX1XX/2XX oscillator system has the following modules and features:

- A Total of four external and internal oscillator options as clock sources
- On-Chip PLL with user-selectable input divider, multiplier and output divider to boost operating frequency on select internal and external oscillator sources
- On-Chip user-selectable divisor postscaler on select oscillator sources
- Software-controllable switching between various clock sources
- A Fail-Safe Clock Monitor (FSCM) that detects clock failure and permits safe application recovery or shutdown
- Dedicated On-Chip PLL for USB peripheral

A block diagram of the oscillator system is provided in Figure 8-1.

# PIC32MX1XX/2XX

# FIGURE 8-1: PIC32MX1XX/2XX FAMILY CLOCK DIAGRAM



| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6    | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2     | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |
|--------------|-------------------|----------------------|-------------------|-------------------|-------------------|-----------------------|------------------|------------------|--|
| 04.04        | U-0               | U-0                  | R/W-y             | R/W-y             | R/W-y             | R/W-0                 | R/W-0            | R/W-1            |  |
| 31:24        | _                 | —                    | Р                 | LLODIV<2:0>       | >                 | FRCDIV<2:0>           |                  |                  |  |
| 00.40        | U-0               | R-0                  | R-1               | R/W-y             | R/W-y             | R/W-y                 | R/W-y            | R/W-y            |  |
| 23:16        | —                 | SOSCRDY              | PBDIVRDY          | PBDIV             | /<1:0>            | PLLMULT<2:0>          |                  |                  |  |
| 45.0         | U-0               | R-0                  | R-0               | R-0               | U-0               | R/W-y                 | R/W-y            | R/W-y            |  |
| 15:8         | —                 |                      | COSC<2:0>         |                   | _                 |                       | NOSC<2:0>        |                  |  |
| 7.0          | R/W-0             | R-0                  | R-0               | R/W-0             | R/W-0             | R/W-0                 | R/W-y            | R/W-0            |  |
| 7:0          | CLKLOCK           | ULOCK <sup>(2)</sup> | SLOCK             | SLPEN             | CF                | UFRCEN <sup>(2)</sup> | SOSCEN           | OSWEN            |  |

# REGISTER 8-1: OSCCON: OSCILLATOR CONTROL REGISTER<sup>(1)</sup>

Legend:y = Value set from Configuration bits on PORR = Readable bitW = Writable bitU = Unimplemented bit, read as '0'-n = Value at POR'1' = Bit is set'0' = Bit is clearedx = Bit is unknown

bit 31-30 Unimplemented: Read as '0'

bit 29-27 **PLLODIV<2:0>:** Output Divider for PLL

- 111 = PLL output divided by 256
- 110 = PLL output divided by 64
- 101 = PLL output divided by 32
- 100 = PLL output divided by 16
- 011 = PLL output divided by 8
- 010 = PLL output divided by 4
- 001 = PLL output divided by 2
- 000 = PLL output divided by 1

#### bit 26-24 FRCDIV<2:0>: Internal Fast RC (FRC) Oscillator Clock Divider bits

- 111 = FRC divided by 256
- 110 = FRC divided by 64
- 101 = FRC divided by 32
- 100 = FRC divided by 16
- 011 = FRC divided by 8
- 010 = FRC divided by 4
- 001 = FRC divided by 2 (default setting)
- 000 = FRC divided by 1
- bit 23 Unimplemented: Read as '0'
- bit 22 SOSCRDY: Secondary Oscillator (Sosc) Ready Indicator bit
  - 1 = Indicates that the Secondary Oscillator is running and is stable
    - 0 = Secondary Oscillator is still warming up or is turned off
- bit 21 **PBDIVRDY:** Peripheral Bus Clock (PBCLK) Divisor Ready bit
  - 1 = PBDIV<1:0> bits can be written
  - 0 = PBDIV<1:0> bits cannot be written
- bit 20-19 PBDIV<1:0>: Peripheral Bus Clock (PBCLK) Divisor bits
  - 11 = PBCLK is SYSCLK divided by 8 (default)
  - 10 = PBCLK is SYSCLK divided by 4
  - 01 = PBCLK is SYSCLK divided by 2
  - 00 = PBCLK is SYSCLK divided by 1
- Note 1: Writes to this register require an unlock sequence. Refer to Section 6. "Oscillator" (DS61112) in the "PIC32 Family Reference Manual" for details.
  - 2: This bit is available on PIC32MX2XX devices only.

# REGISTER 8-1: OSCCON: OSCILLATOR CONTROL REGISTER<sup>(1)</sup>

- bit 18-16 PLLMULT<2:0>: Phase-Locked Loop (PLL) Multiplier bits
  - 111 = Clock is multiplied by 24
  - 110 = Clock is multiplied by 21
  - 101 = Clock is multiplied by 20
  - 100 = Clock is multiplied by 19
  - 011 = Clock is multiplied by 18
  - 010 = Clock is multiplied by 17
  - 001 = Clock is multiplied by 16
  - 000 =Clock is multiplied by 15

#### bit 15 Unimplemented: Read as '0'

- bit 14-12 COSC<2:0>: Current Oscillator Selection bits
  - 111 = Internal Fast RC (FRC) Oscillator divided by OSCCON<FRCDIV> bits
  - 110 = Internal Fast RC (FRC) Oscillator divided by 16
  - 101 = Internal Low-Power RC (LPRC) Oscillator
  - 100 = Secondary Oscillator (Sosc)
  - 011 = Primary Oscillator (Posc) with PLL module (XTPLL, HSPLL or ECPLL)
  - 010 = Primary Oscillator (Posc) (XT, HS or EC)
  - 001 = Internal Fast RC Oscillator with PLL module via Postscaler (FRCPLL)
  - 000 = Internal Fast RC (FRC) Oscillator
- bit 11 Unimplemented: Read as '0'
- bit 10-8 NOSC<2:0>: New Oscillator Selection bits
  - 111 = Internal Fast RC Oscillator (FRC) divided by OSCCON<FRCDIV> bits
  - 110 = Internal Fast RC Oscillator (FRC) divided by 16
  - 101 = Internal Low-Power RC (LPRC) Oscillator
  - 100 = Secondary Oscillator (Sosc)
  - 011 = Primary Oscillator with PLL module (XTPLL, HSPLL or ECPLL)
  - 010 = Primary Oscillator (XT, HS or EC)
  - 001 = Internal Fast Internal RC Oscillator with PLL module via Postscaler (FRCPLL)
  - 000 = Internal Fast Internal RC Oscillator (FRC)

On Reset, these bits are set to the value of the FNOSC Configuration bits (DEVCFG1<2:0>).

bit 7 CLKLOCK: Clock Selection Lock Enable bit

If clock switching and monitoring is disabled (FCKSM<1:0> = 1x):

- 1 = Clock and PLL selections are locked
- 0 = Clock and PLL selections are not locked and may be modified

If clock switching and monitoring is enabled (FCKSM<1:0> = 0x):

Clock and PLL selections are never locked and may be modified.

- bit 6 ULOCK: USB PLL Lock Status bit<sup>(2)</sup>
  - 1 = Indicates that the USB PLL module is in lock or USB PLL module start-up timer is satisfied
  - 0 = Indicates that the USB PLL module is out of lock or USB PLL module start-up timer is in progress or USB PLL is disabled
- bit 5 SLOCK: PLL Lock Status bit
  - 1 = PLL module is in lock or PLL module start-up timer is satisfied
  - 0 = PLL module is out of lock, PLL start-up timer is running or PLL is disabled
- bit 4 SLPEN: Sleep Mode Enable bit
  - 1 = Device will enter Sleep mode when a WAIT instruction is executed
  - 0 = Device will enter Idle mode when a WAIT instruction is executed
- bit 3 **CF:** Clock Fail Detect bit
  - 1 = FSCM has detected a clock failure
  - 0 = No clock failure has been detected
- Note 1: Writes to this register require an unlock sequence. Refer to Section 6. "Oscillator" (DS61112) in the "PIC32 Family Reference Manual" for details.
  - 2: This bit is available on PIC32MX2XX devices only.

# REGISTER 8-1: OSCCON: OSCILLATOR CONTROL REGISTER<sup>(1)</sup>

- bit 2 UFRCEN: USB FRC Clock Enable bit<sup>(2)</sup>
  - 1 = Enable FRC as the clock source for the USB clock source
  - 0 = Use the Primary Oscillator or USB PLL as the USB clock source
- bit 1 **SOSCEN:** Secondary Oscillator (Sosc) Enable bit
  - 1 = Enable Secondary Oscillator
  - 0 = Disable Secondary Oscillator
- bit 0 **OSWEN:** Oscillator Switch Enable bit
  - 1 = Initiate an oscillator switch to selection specified by NOSC<2:0> bits
  - 0 = Oscillator switch is complete
- Note 1: Writes to this register require an unlock sequence. Refer to Section 6. "Oscillator" (DS61112) in the "PIC32 Family Reference Manual" for details.
  - 2: This bit is available on PIC32MX2XX devices only.

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2   | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|---------------------|------------------|------------------|
| 24.24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0                 | U-0              | U-0              |
| 31:24        | —                 | —                 | _                 | —                 | _                 | _                   | _                | —                |
| 00.10        | U-0               | R-0               | U-0               | U-0               | U-0               | U-0                 | U-0              | U-0              |
| 23:16        | —                 | —                 | _                 | —                 | _                 | _                   | -                | —                |
| 45.0         | U-0               | R-0               | U-0               | U-0               | U-0               | U-0                 | U-0              | U-0              |
| 15:8         | —                 | —                 | _                 | —                 | _                 | _                   | -                | —                |
| 7.0          | U-0               | U-0               | R/W-0             | R/W-0             | R/W-0             | R/W-0               | R/W-0            | R/W-0            |
| 7:0          | _                 | _                 |                   |                   | TUN<              | 5:0> <sup>(2)</sup> |                  |                  |

# REGISTER 8-2: OSCTUN: FRC TUNING REGISTER<sup>(1)</sup>

| Legend:           | y = Value set from Config | juration bits on POR               |                    |  |  |
|-------------------|---------------------------|------------------------------------|--------------------|--|--|
| R = Readable bit  | W = Writable bit          | U = Unimplemented bit, read as '0' |                    |  |  |
| -n = Value at POR | '1' = Bit is set          | '0' = Bit is cleared               | x = Bit is unknown |  |  |

# bit 31-6 Unimplemented: Read as '0'

- Note 1: Writes to this register require an unlock sequence. Refer to Section 6. "Oscillator" (DS61112) in the "PIC32 Family Reference Manual" for details.
  - 2: OSCTUN functionality has been provided to help customers compensate for temperature effects on the FRC frequency over a wide range of temperatures. The tuning step size is an approximation, and is neither characterized, nor tested.

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3    | Bit<br>26/18/10/2 | Bit<br>25/17/9/1      | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|----------------------|-------------------|-----------------------|------------------|
| 04.04        | U-0               | R/W-0             | R/W-0             | R/W-0             | R/W-0                | R/W-0             | R/W-0                 | R/W-0            |
| 31:24        | _                 |                   |                   | R                 | ODIV<14:8>           | (3)               |                       |                  |
| 00.40        | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0                | R/W-0             | R/W-0                 | R/W-0            |
| 23:16        |                   |                   |                   | RODIV             | <7:0> <sup>(3)</sup> |                   |                       |                  |
| 45.0         | R/W-0             | U-0               | R/W-0             | R/W-0             | R/W-0                | U-0               | R/W-0, HC             | R-0, HS, HC      |
| 15:8         | ON                | _                 | SIDL              | OE                | RSLP <sup>(2)</sup>  |                   | DIVSWEN               | ACTIVE           |
| 7.0          | U-0               | U-0               | U-0               | U-0               | R/W-0                | R/W-0             | R/W-0                 | R/W-0            |
| 7:0          | _                 | _                 | _                 | _                 |                      | ROSEL             | .<3:0> <sup>(1)</sup> |                  |

#### **REGISTER 8-3: REFOCON: REFERENCE OSCILLATOR CONTROL REGISTER**

| Legend:           | HC = Hardware Clearable | HS = Hardware Settable   |                    |
|-------------------|-------------------------|--------------------------|--------------------|
| R = Readable bit  | W = Writable bit        | U = Unimplemented bit, r | ead as '0'         |
| -n = Value at POR | '1' = Bit is set        | '0' = Bit is cleared     | x = Bit is unknown |

#### bit 31 Unimplemented: Read as '0'

```
bit 30
```

| bit 30-16 | RODIV<14:0> Reference Clock Divider bits <sup>(1)</sup>                                                                                                 |
|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
|           | 11111111111111 = Output clock is source clock frequency divided by 65,534<br>111111111111110 = Output clock is source clock frequency divided by 65,532 |
|           | •                                                                                                                                                       |
|           | •                                                                                                                                                       |
|           | •                                                                                                                                                       |
|           | 00000000000000000000000000000000000000                                                                                                                  |
| bit 15    | ON: Output Enable bit                                                                                                                                   |
|           | <ul><li>1 = Reference Oscillator Module enabled</li><li>0 = Reference Oscillator Module disabled</li></ul>                                              |
| bit 14    | Unimplemented: Read as '0'                                                                                                                              |
| bit 13    | SIDL: Peripheral Stop in Idle Mode bit                                                                                                                  |
|           | <ul> <li>1 = Discontinue module operation when device enters Idle mode</li> <li>0 = Continue module operation in Idle mode</li> </ul>                   |
| bit 12    | OE: Reference Clock Output Enable bit                                                                                                                   |
|           | <ul><li>1 = Reference clock is driven out on REFCLKO pin</li><li>0 = Reference clock is not driven out on REFCLKO pin</li></ul>                         |
| bit 11    | RSLP: Reference Oscillator Module Run in Sleep bit <sup>(2)</sup>                                                                                       |
|           | <ul><li>1 = Reference Oscillator Module output continues to run in Sleep</li><li>0 = Reference Oscillator Module output is disabled in Sleep</li></ul>  |
| bit 10    | Unimplemented: Read as '0'                                                                                                                              |
| bit 9     | DIVSWEN: Divider Switch Enable bit                                                                                                                      |
|           | <ul><li>1 = Divider switch is in progress</li><li>0 = Divider switch is complete</li></ul>                                                              |
| bit 8     | ACTIVE: Reference Clock Request Status bit                                                                                                              |
|           | <ul><li>1 = Reference clock request is active</li><li>0 = Reference clock request is not active</li></ul>                                               |

- Note 1: The ROSEL and RODIV bits should not be written while the ACTIVE bit is '1', as undefined behavior may result.
  - 2: This bit is ignored when the ROSEL<3:0> bits = 0000 or 0001.
  - 3: While the ON bit is set to '1', writes to these bits do not take effect until the DIVSWEN bit is also set to'1'.

# REGISTER 8-3: REFOCON: REFERENCE OSCILLATOR CONTROL REGISTER

- bit 7-4 Unimplemented: Read as '0'
- bit 3-0 ROSEL<3:0>: Reference Clock Source Select bits<sup>(1)</sup>
  - 1111 = Reserved; do not use
  - •
  - • 1001 = Reserved; do not use 1000 = REFCLKI 0111 = System PLL output 0101 = USB PLL output 0101 = Sosc 0100 = LPRC 0011 = FRC 0010 = Posc 0001 = PBCLK 0000 = SYSCLK
- **Note 1:** The ROSEL and RODIV bits should not be written while the ACTIVE bit is '1', as undefined behavior may result.
  - **2:** This bit is ignored when the ROSEL<3:0> bits = 0000 or 0001.
  - 3: While the ON bit is set to '1', writes to these bits do not take effect until the DIVSWEN bit is also set to'1'.

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 04.04        | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
| 31:24        |                   |                   |                   | ROTRIN            | vl<8:1>           |                   |                  |                  |
| 00.40        | R/W-0             | R-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23:16        | ROTRIM<0>         | _                 | _                 | _                 | _                 | _                 | _                | —                |
| 15.0         | U-0               | R-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 15:8         | —                 | _                 | _                 | _                 | —                 | _                 | -                | —                |
| 7.0          | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 7:0          | _                 | _                 | _                 | _                 | _                 | _                 | -                | _                |

# **REGISTER 8-4: REFOTRIM: REFERENCE OSCILLATOR TRIM REGISTER**<sup>(1,2)</sup>

| Legend:           | y = Value set from Conf | iguration bits on POR                   |  |  |  |
|-------------------|-------------------------|-----------------------------------------|--|--|--|
| R = Readable bit  | W = Writable bit        | U = Unimplemented bit, read as '0'      |  |  |  |
| -n = Value at POR | '1' = Bit is set        | '0' = Bit is cleared x = Bit is unknown |  |  |  |

bit 31-23 ROTRIM<8:0>: Reference Oscillator Trim bits

- bit 22-0 Unimplemented: Read as '0'
  - **Note 1:** While the ON bit (REFOCON<15>) is '1', writes to this register do not take effect until the DIVSWEN bit is also set to '1'.
    - 2: This register is not available on all devices. Refer to the specific device data sheet for availability.

# PIC32MX1XX/2XX

NOTES:

# 9.0 DIRECT MEMORY ACCESS (DMA) CONTROLLER

- Note 1: This data sheet summarizes the features of the PIC32MX1XX/2XX family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 31. "Direct Memory Access (DMA) Controller" (DS61117) in the "PIC32 Family Reference Manual", which is available from Microchip the web site (www.microchip.com/PIC32).
  - Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The PIC32 Direct Memory Access (DMA) controller is a bus master module useful for data transfers between different devices without CPU intervention. The source and destination of a DMA transfer can be any of the memory mapped modules existent in the PIC32 (such as Peripheral Bus (PBUS) devices: SPI, UART, PMP, etc.) or memory itself.

Following are some of the key features of the DMA controller module:

- Four identical channels, each featuring:
  - Auto-increment source and destination address registers
  - Source and destination pointers
  - Memory to memory and memory to peripheral transfers



# FIGURE 9-1: DMA BLOCK DIAGRAM

- Automatic word-size detection:
  - Transfer granularity, down to byte level
  - Bytes need not be word-aligned at source and destination
- Fixed priority channel arbitration
- · Flexible DMA channel operating modes:
  - Manual (software) or automatic (interrupt) DMA requests
  - One-Shot or Auto-Repeat Block Transfer modes
  - Channel-to-channel chaining
- · Flexible DMA requests:
  - A DMA request can be selected from any of the peripheral interrupt sources
  - Each channel can select any (appropriate) observable interrupt as its DMA request source
  - A DMA transfer abort can be selected from any of the peripheral interrupt sources
  - Pattern (data) match transfer termination
- Multiple DMA channel status interrupts:
  - DMA channel block transfer complete
  - Source empty or half empty
  - Destination full or half full
  - DMA transfer aborted due to an external event
  - Invalid DMA address generated
- DMA debug support features:
  - Most recent address accessed by a DMA channel
  - Most recent DMA channel to transfer data
- · CRC Generation module:
  - CRC module can be assigned to any of the available channels
  - CRC module is highly configurable

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 24.04        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31:24        | _                 | —                 | _                 | _                 |                   |                   | _                | —                |
| 00.40        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23:16        | _                 | —                 | _                 | _                 | _                 | _                 | -                | —                |
| 45.0         | R/W-0             | U-0               | U-0               | R/W-0             | R/W-0             | U-0               | U-0              | U-0              |
| 15:8         | 0N <sup>(1)</sup> | —                 | -                 | SUSPEND           | DMABUSY           | _                 | _                | —                |
| 7.0          | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 7:0          | _                 | _                 | _                 | _                 |                   | _                 | _                | —                |

# REGISTER 9-1: DMACON: DMA CONTROLLER CONTROL REGISTER

#### Legend:

| •                 |                  |                            |                    |
|-------------------|------------------|----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, rea | ad as '0'          |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared       | x = Bit is unknown |

#### bit 31-16 Unimplemented: Read as '0'

- bit 15 **ON:** DMA On bit<sup>(1)</sup>
  - 1 = DMA module is enabled
  - 0 = DMA module is disabled
- bit 14-13 **Unimplemented:** Read as '0'
- bit 12 **SUSPEND:** DMA Suspend bit
  - 1 = DMA transfers are suspended to allow CPU uninterrupted access to data bus
  - 0 = DMA operates normally
- bit 11 DMABUSY: DMA Module Busy bit<sup>(4)</sup>
  - 1 = DMA module is active
  - 0 = DMA module is disabled and not actively transferring data
- bit 10-0 Unimplemented: Read as '0'
- **Note 1:** When using 1:1 PBCLK divisor, the user's software should not read/write the peripheral's SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit.

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|
| 04.04        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |  |
| 31:24        | —                 | —                 | _                 | —                 | _                 | _                 | —                | —                |  |  |
| 00.40        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |  |
| 23:16        | _                 | —                 | _                 | _                 | —                 | _                 | —                | _                |  |  |
| 45.0         | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |  |
| 15:8         | —                 | —                 | —                 | —                 | _                 | —                 | _                | _                |  |  |
| 7.0          | U-0               | U-0               | U-0               | U-0               | R-0               | R-0               | R-0              | R-0              |  |  |
| 7:0          | _                 | _                 | _                 | _                 | RDWR              | [                 | DMACH<2:0>       | •                |  |  |

# REGISTER 9-2: DMASTAT: DMA STATUS REGISTER

# Legend:

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |
|-------------------|------------------|------------------------------------|--------------------|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |

#### bit 31-4 Unimplemented: Read as '0'

- bit 3 RDWR: Read/Write Status bit
  - 1 = Last DMA bus access was a read
  - 0 = Last DMA bus access was a write
- bit 2-0 **DMACH<2:0>:** DMA Channel bits These bits contain the value of the most recent active DMA channel.

# REGISTER 9-3: DMAADDR: DMA ADDRESS REGISTER

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 31:24        | R-0               | R-0               | R-0               | R-0               | R-0               | R-0               | R-0              | R-0              |
|              | DMAADDR<31:24>    |                   |                   |                   |                   |                   |                  |                  |
| 23:16        | R-0               | R-0               | R-0               | R-0               | R-0               | R-0               | R-0              | R-0              |
|              | DMAADDR<23:16>    |                   |                   |                   |                   |                   |                  |                  |
| 15:8         | R-0               | R-0               | R-0               | R-0               | R-0               | R-0               | R-0              | R-0              |
|              | DMAADDR<15:8>     |                   |                   |                   |                   |                   |                  |                  |
| 7:0          | R-0               | R-0               | R-0               | R-0               | R-0               | R-0               | R-0              | R-0              |
|              | DMAADDR<7:0>      |                   |                   |                   |                   |                   |                  |                  |

| Legend:           |                  |                                    |                    |  |
|-------------------|------------------|------------------------------------|--------------------|--|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |  |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |

bit 31-0 DMAADDR<31:0>: DMA Module Address bits

These bits contain the address of the most recent DMA access.

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6     | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3  | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-----------------------|-------------------|-------------------|--------------------|-------------------|------------------|------------------|
| 31:24        | U-0               | U-0                   | R/W-0             | R/W-0             | R/W-0              | U-0               | U-0              | R/W-0            |
|              | —                 | _                     | BYTO<1:0>         |                   | WBO <sup>(1)</sup> | _                 | _                | BITO             |
| 23:16        | U-0               | U-0                   | U-0               | U-0               | U-0                | U-0               | U-0              | U-0              |
|              | —                 | —                     | _                 | —                 | —                  | _                 | _                | _                |
| 45.0         | U-0               | U-0                   | U-0               | R/W-0             | R/W-0              | R/W-0             | R/W-0            | R/W-0            |
| 15:8         | —                 | —                     | _                 | PLEN<4:0>         |                    |                   |                  |                  |
| 7:0          | R/W-0             | R/W-0                 | R/W-0             | U-0               | U-0                | R/W-0             | R/W-0            | R/W-0            |
|              | CRCEN             | CRCAPP <sup>(1)</sup> | CRCTYP            | — — CRCCH<2:0>    |                    |                   |                  |                  |

#### REGISTER 9-4: DCRCCON: DMA CRC CONTROL REGISTER

# Legend:

| Legenu.           |                  |                                    |                    |  |
|-------------------|------------------|------------------------------------|--------------------|--|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |  |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |

#### bit 31-30 Unimplemented: Read as '0'

- bit 29-28 BYTO<1:0>: CRC Byte Order Selection bits
  - 11 = Endian byte swap on half-word boundaries (i.e., source half-word order with reverse source byte order per half-word)
  - 10 = Swap half-words on word boundaries (i.e., reverse source half-word order with source byte order per half-word)
  - 01 = Endian byte swap on word boundaries (i.e., reverse source byte order)
  - 00 = No swapping (i.e., source byte order)
- bit 27 **WBO:** CRC Write Byte Order Selection bit<sup>(1)</sup>
  - 1 = Source data is written to the destination re-ordered as defined by BYTO<1:0>
  - 0 = Source data is written to the destination unaltered
- bit 26-25 Unimplemented: Read as '0'
- bit 24 BITO: CRC Bit Order Selection bit<sup>(4)</sup>

When CRCTYP (DCRCCON<15>) = 1 (CRC module is in IP Header mode):

- 1 = The IP header checksum is calculated Least Significant bit (LSb) first (i.e., reflected)
- 0 = The IP header checksum is calculated Most Significant bit (MSb) first (i.e., not reflected)

<u>When CRCTYP (DCRCCON<15>) = 0 (CRC module is in LFSR mode)</u>:

- 1 = The LFSR CRC is calculated Least Significant bit first (i.e., reflected)
- 0 = The LFSR CRC is calculated Most Significant bit first (i.e., not reflected)

#### bit 23-13 Unimplemented: Read as '0'

bit 12-8 **PLEN<4:0>:** Polynomial Length bits<sup>(1)</sup>

<u>When CRCTYP (DCRCCON<15>) = 1</u> (CRC module is in IP Header mode): These bits are unused.

<u>When CRCTYP (DCRCCON<15>) = 0</u> (CRC module is in LFSR mode): Denotes the length of the polynomial - 1.

- bit 7 CRCEN: CRC Enable bit
  - 1 = CRC module is enabled and channel transfers are routed through the CRC module
  - 0 = CRC module is disabled and channel transfers proceed normally
- Note 1: When WBO = 1, unaligned transfers are not supported and the CRCAPP bit cannot be set.

## **REGISTER 9-4:** DCRCCON: DMA CRC CONTROL REGISTER (CONTINUED)

- bit 6 **CRCAPP:** CRC Append Mode bit<sup>(1)</sup>
  - 1 = The DMA transfers data from the source into the CRC but NOT to the destination. When a block transfer completes the DMA writes the calculated CRC value to the location given by CHxDSA
  - 0 = The DMA transfers data from the source through the CRC obeying WBO as it writes the data to the destination
- bit 5 **CRCTYP:** CRC Type Selection bit
  - 1 = The CRC module will calculate an IP header checksum
  - 0 = The CRC module will calculate a LFSR CRC
- bit 4-3 Unimplemented: Read as '0'
- bit 2-0 CRCCH<2:0>: CRC Channel Select bits
  - 111 = CRC is assigned to Channel 7
  - 110 = CRC is assigned to Channel 6
  - 101 = CRC is assigned to Channel 5
  - 100 = CRC is assigned to Channel 4
  - 011 = CRC is assigned to Channel 3
  - 010 = CRC is assigned to Channel 2
  - 001 = CRC is assigned to Channel 1
  - 000 = CRC is assigned to Channel 0
- **Note 1:** When WBO = 1, unaligned transfers are not supported and the CRCAPP bit cannot be set.

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|--|
| 24.24        | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |  |
| 31:24        |                   | DCRCDATA<31:24>   |                   |                   |                   |                   |                  |                  |  |  |  |
| 00.40        | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |  |
| 23:16        | DCRCDATA<23:16>   |                   |                   |                   |                   |                   |                  |                  |  |  |  |
| 45.0         | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |  |
| 15:8         | DCRCDATA<15:8>    |                   |                   |                   |                   |                   |                  |                  |  |  |  |
| 7.0          | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |  |
| 7:0          |                   |                   |                   | DCRCDA            | TA<7:0>           |                   |                  |                  |  |  |  |

# REGISTER 9-5: DCRCDATA: DMA CRC DATA REGISTER

# Legend:

| Legena.           |                  |                          |                    |
|-------------------|------------------|--------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, r | ead as '0'         |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared     | x = Bit is unknown |

#### bit 31-0 DCRCDATA<31:0>: CRC Data Register bits

Writing to this register will seed the CRC generator. Reading from this register will return the current value of the CRC. Bits greater than PLEN will return '0' on any read.

<u>When CRCTYP (DCRCCON<15>) = 1</u> (CRC module is in IP Header mode): Only the lower 16 bits contain IP header checksum information. The upper 16 bits are always '0'. Data written to this register is converted and read back in 1's complement form (i.e., current IP header checksum value).

<u>When CRCTYP (DCRCCON<15>) = 0</u> (CRC module is in LFSR mode): Bits greater than PLEN will return '0' on any read.

## **REGISTER 9-6:** DCRCXOR: DMA CRCXOR ENABLE REGISTER<sup>(1,2,3)</sup>

| Bit<br>31/23/15/7 | Bit<br>30/22/14/6                     | Bit<br>29/21/13/5                                                                                                       | Bit<br>28/20/12/4                                                                                                                                                                    | Bit<br>27/19/11/3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Bit<br>26/18/10/2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Bit<br>25/17/9/1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Bit<br>24/16/8/0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
|-------------------|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| R/W-0             | R/W-0                                 | R/W-0                                                                                                                   | R/W-0                                                                                                                                                                                | R/W-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | R/W-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | R/W-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | R/W-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| DCRCXOR<31:24>    |                                       |                                                                                                                         |                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| R/W-0             | R/W-0                                 | R/W-0                                                                                                                   | R/W-0                                                                                                                                                                                | R/W-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | R/W-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | R/W-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | R/W-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| DCRCXOR<23:16>    |                                       |                                                                                                                         |                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| R/W-0             | R/W-0                                 | R/W-0                                                                                                                   | R/W-0                                                                                                                                                                                | R/W-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | R/W-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | R/W-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | R/W-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| DCRCXOR<15:8>     |                                       |                                                                                                                         |                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| R/W-0             | R/W-0                                 | R/W-0                                                                                                                   | R/W-0                                                                                                                                                                                | R/W-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | R/W-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | R/W-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | R/W-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
|                   |                                       |                                                                                                                         | DCRCXO                                                                                                                                                                               | R<7:0>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
|                   | 31/23/15/7<br>R/W-0<br>R/W-0<br>R/W-0 | 31/23/15/7         30/22/14/6           R/W-0         R/W-0           R/W-0         R/W-0           R/W-0         R/W-0 | 31/23/15/7         30/22/14/6         29/21/13/5           R/W-0         R/W-0         R/W-0           R/W-0         R/W-0         R/W-0           R/W-0         R/W-0         R/W-0 | 31/23/15/7         30/22/14/6         29/21/13/5         28/20/12/4           R/W-0         R/W-0         R/W-0         R/W-0           R/W-0         R/W-0         R/W-0         DCRCXOF           R/W-0         R/W-0         R/W-0         R/W-0           R/W-0         R/W-0         R/W-0         DCRCXOF           R/W-0         R/W-0         R/W-0         DCRCXOF           R/W-0         R/W-0         R/W-0         R/W-0           R/W-0         R/W-0         R/W-0         DCRCXOF | 31/23/15/7         30/22/14/6         29/21/13/5         28/20/12/4         27/19/11/3           R/W-0         R/W-0         R/W-0         R/W-0         R/W-0           DCRCXOR<23:16>         DCRCXOR<15:8>         DCRCXOR<15:8> | 31/23/15/7         30/22/14/6         29/21/13/5         28/20/12/4         27/19/11/3         26/18/10/2           R/W-0         R/W-0         R/W-0         R/W-0         R/W-0         R/W-0           R/W-0         R/W-0         R/W-0         R/W-0         R/W-0         R/W-0 | 31/23/15/7         30/22/14/6         29/21/13/5         28/20/12/4         27/19/11/3         26/18/10/2         25/17/9/1           R/W-0         R/W-0         R/W-0         R/W-0         R/W-0         R/W-0         R/W-0           R/W-0         R/W-0         R/W-0         R/W-0         R/W-0         R/W-0         R/W-0 |  |  |

| Legend:           |                  |                      |                    |
|-------------------|------------------|----------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bi | it, read as '0'    |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown |

#### bit 31-0 DCRCXOR<31:0>: CRC XOR Register bits

<u>When CRCTYP (DCRCCON<15>) = 1</u> (CRC module is in IP Header mode): This register is unused.

<u>When CRCTYP (DCRCCON<15>) = 0</u> (CRC module is in LFSR mode):

1 = Enable the XOR input to the Shift register

0 = Disable the XOR input to the Shift register; data is shifted in directly from the previous stage in the register

| Bit<br>Range | Bit<br>31/23/15/7   | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0      |
|--------------|---------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|-----------------------|
| 04.04        | U-0                 | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0                   |
| 31:24        | _                   | —                 | _                 | _                 | _                 | _                 |                  | —                     |
| 00.40        | U-0                 | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0                   |
| 23:16        | —                   | —                 | _                 | _                 | —                 | _                 | _                | —                     |
| 45.0         | R/W-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | R/W-0                 |
| 15:8         | CHBUSY              | —                 | _                 | _                 | —                 | _                 | _                | CHCHNS <sup>(1)</sup> |
| 7.0          | R/W-0               | R/W-0             | R/W-0             | R/W-0             | U-0               | R-0               | R/W-0            | R/W-0                 |
| 7:0          | CHEN <sup>(2)</sup> | CHAED             | CHCHN             | CHAEN             | —                 | CHEDET            | CHPF             | RI<1:0>               |

#### DCHxCON: DMA CHANNEL x CONTROL REGISTER **REGISTER 9-7:**

#### Legend:

| R = Readable bit  | R = Readable bit W = Writable bit |                      | read as '0'        |
|-------------------|-----------------------------------|----------------------|--------------------|
| -n = Value at POR | '1' = Bit is set                  | '0' = Bit is cleared | x = Bit is unknown |

#### bit 31-16 Unimplemented: Read as '0'

| bit 15 | CHBUSY: Channel Busy bit                     |
|--------|----------------------------------------------|
|        | 1 = Channel is active or has been enabled    |
|        | 0 = Channel is inactive or has been disabled |

- bit 14-9 Unimplemented: Read as '0'
- bit 8 CHCHNS: Chain Channel Selection bit<sup>(1)</sup>
  - 1 = Chain to channel lower in natural priority (CH1 will be enabled by CH2 transfer complete)
  - 0 = Chain to channel higher in natural priority (CH1 will be enabled by CH0 transfer complete)

#### CHEN: Channel Enable bit<sup>(2)</sup> bit 7

- 1 = Channel is enabled
- 0 = Channel is disabled

#### bit 6 CHAED: Channel Allow Events If Disabled bit

- 1 = Channel start/abort events will be registered, even if the channel is disabled
- 0 = Channel start/abort events will be ignored if the channel is disabled

#### bit CHCHN: Channel Chain Enable bit

- 1 = Allow channel to be chained
- 0 = Do not allow channel to be chained

#### bit 4 CHAEN: Channel Automatic Enable bit

1 = Channel is continuously enabled, and not automatically disabled after a block transfer is complete 0 = Channel is disabled on block transfer complete

#### bit 3 Unimplemented: Read as '0'

- bit 2 **CHEDET:** Channel Event Detected bit
  - 1 = An event has been detected
  - 0 = No events have been detected
- bit 1-0 CHPRI<1:0>: Channel Priority bits
  - 11 = Channel has priority 3 (highest)
  - 10 = Channel has priority 2
  - 01 = Channel has priority 1
  - 00 = Channel has priority 0
- **Note 1:** The chain selection bit takes effect when chaining is enabled (i.e., CHCHN = 1).
  - 2: When the channel is suspended by clearing this bit, the user application should poll the CHBUSY bit (if available on the device variant) to see when the channel is suspended, as it may take some clock cycles to complete a current transaction before the channel is suspended.

| Bit<br>Range | Bit<br>31/23/15/7          | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |
|--------------|----------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|
| 21.24        | U-0                        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |
| 31:24        | _                          | —                 | _                 | _                 | —                 | _                 | _                | —                |  |
| 00.40        | R/W-1                      | R/W-1             | R/W-1             | R/W-1             | R/W-1             | R/W-1             | R/W-1            | R/W-1            |  |
| 23:16        | CHAIRQ<7:0> <sup>(1)</sup> |                   |                   |                   |                   |                   |                  |                  |  |
| 45.0         | R/W-1                      | R/W-1             | R/W-1             | R/W-1             | R/W-1             | R/W-1             | R/W-1            | R/W-1            |  |
| 15:8         | CHSIRQ<7:0> <sup>(1)</sup> |                   |                   |                   |                   |                   |                  |                  |  |
| 7:0          | S-0                        | S-0               | R/W-0             | R/W-0             | R/W-0             | U-0               | U-0              | U-0              |  |
|              | CFORCE                     | CABORT            | PATEN             | SIRQEN            | AIRQEN            | _                 |                  |                  |  |

#### DCHxECON: DMA CHANNEL x EVENT CONTROL REGISTER **REGISTER 9-8:**

| Legend:           | S = Settable bit |                      |                    |
|-------------------|------------------|----------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented b  | it, read as '0'    |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown |

# bit 31-24 Unimplemented: Read as '0' bit 23-16 CHAIRQ<7:0>: Channel Transfer Abort IRQ bits<sup>(1)</sup>

- 11111111 = Interrupt 255 will abort any transfers in progress and set CHAIF flag 00000001 = Interrupt 1 will abort any transfers in progress and set CHAIF flag 00000000 = Interrupt 0 will abort any transfers in progress and set CHAIF flag bit 15-8 CHSIRQ<7:0>: Channel Transfer Start IRQ bits<sup>(1)</sup> 11111111 = Interrupt 255 will initiate a DMA transfer 00000001 = Interrupt 1 will initiate a DMA transfer 00000000 = Interrupt 0 will initiate a DMA transfer **CFORCE: DMA Forced Transfer bit** 1 = A DMA transfer is forced to begin when this bit is written to a '1' 0 = This bit always reads '0' CABORT: DMA Abort Transfer bit 1 = A DMA transfer is aborted when this bit is written to a '1' 0 = This bit always reads '0' PATEN: Channel Pattern Match Abort Enable bit 1 = Abort transfer and clear CHEN on pattern match 0 = Pattern match is disabled
- bit 4 SIRQEN: Channel Start IRQ Enable bit
  - 1 = Start channel cell transfer if an interrupt matching CHSIRQ occurs
  - 0 = Interrupt number CHSIRQ is ignored and does not start a transfer
- bit 3 AIRQEN: Channel Abort IRQ Enable bit
  - 1 = Channel transfer is aborted if an interrupt matching CHAIRQ occurs
  - 0 = Interrupt number CHAIRQ is ignored and does not terminate a transfer
- bit 2-0 Unimplemented: Read as '0'
- Note 1: See Table 7-1: "Interrupt IRQ, Vector and Bit Location" for the list of available interrupt IRQ sources.

bit 7

bit 6

bit 5

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 04.04        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31:24        | —                 | —                 | _                 | _                 | _                 | —                 | _                | _                |
| 00.40        | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
| 23:16        | CHSDIE            | CHSHIE            | CHDDIE            | CHDHIE            | CHBCIE            | CHCCIE            | CHTAIE           | CHERIE           |
| 45.0         | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 15:8         | —                 | —                 | _                 | _                 | _                 | —                 | _                | —                |
| 7:0          | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
|              | CHSDIF            | CHSHIF            | CHDDIF            | CHDHIF            | CHBCIF            | CHCCIF            | CHTAIF           | CHERIF           |

## **REGISTER 9-9: DCHxINT: DMA CHANNEL x INTERRUPT CONTROL REGISTER**

# Legend:

| R = Readable bit W = Writable bit |                  | U = Unimplemented bit, read as '0' |                    |  |
|-----------------------------------|------------------|------------------------------------|--------------------|--|
| -n = Value at POR                 | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |

## bit 31-24 Unimplemented: Read as '0'

| bit 23   | CHSDIE: Channel Source Done Interrupt Enable bit<br>1 = Interrupt is enabled<br>0 = Interrupt is disabled                                                                     |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 22   | <b>CHSHIE:</b> Channel Source Half Empty Interrupt Enable bit<br>1 = Interrupt is enabled<br>0 = Interrupt is disabled                                                        |
| bit 21   | <b>CHDDIE:</b> Channel Destination Done Interrupt Enable bit<br>1 = Interrupt is enabled<br>0 = Interrupt is disabled                                                         |
| bit 20   | <b>CHDHIE:</b> Channel Destination Half Full Interrupt Enable bit<br>1 = Interrupt is enabled<br>0 = Interrupt is disabled                                                    |
| bit 19   | <b>CHBCIE:</b> Channel Block Transfer Complete Interrupt Enable bit<br>1 = Interrupt is enabled<br>0 = Interrupt is disabled                                                  |
| bit 18   | <b>CHCCIE:</b> Channel Cell Transfer Complete Interrupt Enable bit<br>1 = Interrupt is enabled<br>0 = Interrupt is disabled                                                   |
| bit 17   | <b>CHTAIE:</b> Channel Transfer Abort Interrupt Enable bit<br>1 = Interrupt is enabled<br>0 = Interrupt is disabled                                                           |
| bit 16   | CHERIE: Channel Address Error Interrupt Enable bit<br>1 = Interrupt is enabled<br>0 = Interrupt is disabled                                                                   |
| bit 15-8 | Unimplemented: Read as '0'                                                                                                                                                    |
| bit 7    | <b>CHSDIF:</b> Channel Source Done Interrupt Flag bit<br>1 = Channel Source Pointer has reached end of source (CHSPTR = CHSSIZ)<br>0 = No interrupt is pending                |
| bit 6    | <b>CHSHIF:</b> Channel Source Half Empty Interrupt Flag bit<br>1 = Channel Source Pointer has reached midpoint of source (CHSPTR = CHSSIZ/2)<br>0 = No interrupt is pending   |
| bit 5    | <b>CHDDIF:</b> Channel Destination Done Interrupt Flag bit<br>1 = Channel Destination Pointer has reached end of destination (CHDPTR = CHDSIZ)<br>0 = No interrupt is pending |

#### REGISTER 9-9: DCHxINT: DMA CHANNEL x INTERRUPT CONTROL REGISTER (CONTINUED)

- bit 4 **CHDHIF:** Channel Destination Half Full Interrupt Flag bit
  - 1 = Channel Destination Pointer has reached midpoint of destination (CHDPTR = CHDSIZ/2)
  - 0 = No interrupt is pending
- bit 3 CHBCIF: Channel Block Transfer Complete Interrupt Flag bit
  - 1 = A block transfer has been completed (the larger of CHSSIZ/CHDSIZ bytes has been transferred), or a pattern match event occurs
  - 0 = No interrupt is pending
- bit 2 CHCCIF: Channel Cell Transfer Complete Interrupt Flag bit
  - 1 = A cell transfer has been completed (CHCSIZ bytes have been transferred)
  - 0 = No interrupt is pending
- bit 1 CHTAIF: Channel Transfer Abort Interrupt Flag bit
  - 1 = An interrupt matching CHAIRQ has been detected and the DMA transfer has been aborted
  - 0 = No interrupt is pending
- bit 0 CHERIF: Channel Address Error Interrupt Flag bit
  - 1 = A channel address error has been detected
    - Either the source or the destination address is invalid.
  - 0 = No interrupt is pending

| Bit Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |
|-----------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|
| 21.24     | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |
| 31:24     |                   |                   |                   | CHSSA<            | 31:24>            |                   |                  |                  |  |
| 00.40     | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |
| 23:16     | CHSSA<23:16>      |                   |                   |                   |                   |                   |                  |                  |  |
| 45.0      | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |
| 15:8      | CHSSA<15:8>       |                   |                   |                   |                   |                   |                  |                  |  |
| 7:0       | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |
|           |                   |                   |                   | CHSSA             | <7:0>             |                   |                  |                  |  |

# REGISTER 9-10: DCHxSSA: DMA CHANNEL x SOURCE START ADDRESS REGISTER

| Legend:           |                  |                          |                    |
|-------------------|------------------|--------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, r | read as '0'        |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared     | x = Bit is unknown |

bit 31-0 CHSSA<31:0> Channel Source Start Address bits Channel source start address. Note: This must be the physical address of the source.

#### **REGISTER 9-11: DCHxDSA: DMA CHANNEL x DESTINATION START ADDRESS REGISTER**

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|
| 24.24        | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |
| 31:24        |                   |                   |                   | CHDSA<            | 31:24>            |                   |                  |                  |  |  |
| 00.40        | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |
| 23:16        | CHDSA<23:16>      |                   |                   |                   |                   |                   |                  |                  |  |  |
| 15.0         | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |
| 15:8         |                   | CHDSA<15:8>       |                   |                   |                   |                   |                  |                  |  |  |
| 7:0          | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |
|              |                   |                   |                   | CHDSA             | <7:0>             |                   |                  |                  |  |  |

| Legend:           |                  |                      |                    |
|-------------------|------------------|----------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bi | t, read as '0'     |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown |

bit 31-0 **CHDSA<31:0>:** Channel Destination Start Address bits Channel destination start address. **Note:** This must be the physical address of the destination.

© 2011-2012 Microchip Technology Inc.

| Bit   | Bit        | Bit          | Bit        | Bit        | Bit        | Bit        | Bit       | Bit       |  |  |
|-------|------------|--------------|------------|------------|------------|------------|-----------|-----------|--|--|
| Range | 31/23/15/7 | 30/22/14/6   | 29/21/13/5 | 28/20/12/4 | 27/19/11/3 | 26/18/10/2 | 25/17/9/1 | 24/16/8/0 |  |  |
| 21.24 | U-0        | U-0          | U-0        | U-0        | U-0        | U-0        | U-0       | U-0       |  |  |
| 31:24 | -          | —            | _          | _          | —          |            |           | —         |  |  |
| 22:16 | U-0        | U-0          | U-0        | U-0        | U-0        | U-0        | U-0       | U-0       |  |  |
| 23:16 | _          | —            | _          | _          | —          | —          | _         | —         |  |  |
| 45.0  | R/W-0      | R/W-0        | R/W-0      | R/W-0      | R/W-0      | R/W-0      | R/W-0     | R/W-0     |  |  |
| 15:8  |            | CHSSIZ<15:8> |            |            |            |            |           |           |  |  |
| 7:0   | R/W-0      | R/W-0        | R/W-0      | R/W-0      | R/W-0      | R/W-0      | R/W-0     | R/W-0     |  |  |
|       |            |              |            | CHSSIZ     | <7:0>      |            |           |           |  |  |

## REGISTER 9-12: DCHxSSIZ: DMA CHANNEL x SOURCE SIZE REGISTER

# Legend:

| 5                 |                              |                      |                    |
|-------------------|------------------------------|----------------------|--------------------|
| R = Readable bit  | eadable bit W = Writable bit |                      | read as '0'        |
| -n = Value at POR | '1' = Bit is set             | '0' = Bit is cleared | x = Bit is unknown |

#### bit 31-16 Unimplemented: Read as '0'

bit 15-0 CHSSIZ<15:0>: Channel Source Size bits

1111111111111111 = 65,535 byte source size

#### **REGISTER 9-13: DCHxDSIZ: DMA CHANNEL x DESTINATION SIZE REGISTER**

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|
| 24.24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |
| 31:24        | —                 | —                 | —                 | —                 | —                 | —                 | _                | —                |  |
| 00.40        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |
| 23:16        | —                 | —                 | —                 | —                 | —                 | —                 | _                | —                |  |
| 45.0         | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |
| 15:8         | CHDSIZ<15:8>      |                   |                   |                   |                   |                   |                  |                  |  |
| 7:0          | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |
|              |                   |                   |                   | CHDSIZ            | <7:0>             |                   |                  |                  |  |

| Legend:           |                  |                           |                    |
|-------------------|------------------|---------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ead as '0'         |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

bit 31-16 Unimplemented: Read as '0'

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|
| 24.04        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |
| 31:24        | —                 | —                 |                   | —                 | _                 | —                 | _                | _                |  |
| 22:16        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |
| 23:16        | —                 | _                 |                   | _                 | _                 | _                 | -                |                  |  |
| 45.0         | R-0               | R-0               | R-0               | R-0               | R-0               | R-0               | R-0              | R-0              |  |
| 15:8         | CHSPTR<15:8>      |                   |                   |                   |                   |                   |                  |                  |  |
| 7:0          | R-0               | R-0               | R-0               | R-0               | R-0               | R-0               | R-0              | R-0              |  |
|              |                   |                   |                   | CHSPTF            | R<7:0>            |                   |                  |                  |  |

# **REGISTER 9-14:** DCHxSPTR: DMA CHANNEL x SOURCE POINTER REGISTER<sup>(1)</sup>

## Legend:

| - 5                               |                  |                                    |                    |  |
|-----------------------------------|------------------|------------------------------------|--------------------|--|
| R = Readable bit W = Writable bit |                  | U = Unimplemented bit, read as '0' |                    |  |
| -n = Value at POR                 | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |

#### bit 31-16 Unimplemented: Read as '0'

bit 15-0 CHSPTR<15:0>: Channel Source Pointer bits 111111111111111 = Points to byte 65,535 of the source

Note 1: When in Pattern Detect mode, this register is reset on a pattern detect.

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|
| 24.24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |
| 31:24        | —                 | —                 | —                 | —                 | —                 | —                 | —                | —                |  |
| 00.40        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |
| 23:16        | —                 | —                 | —                 | —                 | _                 | —                 | _                | —                |  |
| 45.0         | R-0               | R-0               | R-0               | R-0               | R-0               | R-0               | R-0              | R-0              |  |
| 15:8         | CHDPTR<15:8>      |                   |                   |                   |                   |                   |                  |                  |  |
| 7:0          | R-0               | R-0               | R-0               | R-0               | R-0               | R-0               | R-0              | R-0              |  |
|              |                   |                   |                   | CHDPTF            | R<7:0>            |                   |                  |                  |  |

#### **REGISTER 9-15: DCHxDPTR: DMA CHANNEL x DESTINATION POINTER REGISTER**

| Legend:           |                  |                          |                    |
|-------------------|------------------|--------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, r | ead as '0'         |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared     | x = Bit is unknown |

bit 31-16 Unimplemented: Read as '0'

bit 15-0 CHDPTR<15:0>: Channel Destination Pointer bits

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|
| 24.24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |  |
| 31:24        | —                 | —                 | _                 | -                 | -                 |                   | -                | —                |  |  |
| 00.40        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |  |
| 23:16        |                   | —                 | —                 | —                 | _                 | —                 | _                | —                |  |  |
| 45.0         | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |
| 15:8         |                   | CHCSIZ<15:8>      |                   |                   |                   |                   |                  |                  |  |  |
| 7:0          | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |
| 7:0          | CHCSIZ<7:0>       |                   |                   |                   |                   |                   |                  |                  |  |  |

#### REGISTER 9-16: DCHxCSIZ: DMA CHANNEL x CELL-SIZE REGISTER

#### Legend:

| 0                 |                  |                        |                    |
|-------------------|------------------|------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, | read as '0'        |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared   | x = Bit is unknown |

#### bit 31-16 Unimplemented: Read as '0'

bit 15-0 CHCSIZ<15:0>: Channel Cell-Size bits

1111111111111111 = 65,535 bytes transferred on an event

#### Bit Bit Bit Bit Bit Bit Bit Bit Bit Range 31/23/15/7 30/22/14/6 29/21/13/5 28/20/12/4 27/19/11/3 26/18/10/2 25/17/9/1 24/16/8/0 U-0 U-0 U-0 U-0 U-0 U-0 U-0 U-0 31:24 U-0 U-0 U-0 U-0 U-0 U-0 U-0 U-0 23:16 \_\_\_\_ R-0 R-0 R-0 R-0 R-0 R-0 R-0 R-0 15:8 CHCPTR<15:8> R-0 R-0 R-0 R-0 R-0 R-0 R-0 R-0 7:0 CHCPTR<7:0>

# **REGISTER 9-17:** DCHxCPTR: DMA CHANNEL x CELL POINTER REGISTER<sup>(1)</sup>

| Legend:           |                  |                      |                    |
|-------------------|------------------|----------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bi | it, read as '0'    |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown |

bit 31-16 Unimplemented: Read as '0'

**Note 1:** When in Pattern Detect mode, this register is reset on a pattern detect.

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 24.24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31:24        | _                 | —                 | —                 | —                 | _                 | _                 |                  | _                |
| 22.40        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23:16        |                   | —                 | _                 | —                 | —                 | _                 | -                | _                |
| 15:8         | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 10.0         |                   | —                 | -                 | —                 | —                 |                   | -                | —                |
| 7.0          | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
| 7:0          |                   |                   |                   | CHPDAT            | [<7:0>            |                   |                  |                  |

# REGISTER 9-18: DCHxDAT: DMA CHANNEL x PATTERN DATA REGISTER

#### Legend:

| · J · ·           |                  |                      |                    |  |
|-------------------|------------------|----------------------|--------------------|--|
| R = Readable bit  | W = Writable bit | U = Unimplemented bi | it, read as '0'    |  |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown |  |

#### bit 31-8 Unimplemented: Read as '0'

# bit 7-0 CHPDAT<7:0>: Channel Data Register bits

Pattern Terminate mode: Data to be matched must be stored in this register to allow terminate on match.

All other modes: Unused.

# PIC32MX1XX/2XX

NOTES:

# 10.0 USB ON-THE-GO (OTG)

- Note 1: This data sheet summarizes the features of the PIC32MX1XX/2XX family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 27. "USB On-The-Go (OTG)" (DS61126) in the "PIC32 Family Reference Manual", which is available from the Microchip web site (www.microchip.com/PIC32).
  - Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The Universal Serial Bus (USB) module contains analog and digital components to provide a USB 2.0 full-speed and low-speed embedded host, full-speed device or OTG implementation with a minimum of external components. This module in Host mode is intended for use as an embedded host and therefore does not implement a UHCI or OHCI controller.

The USB module consists of the clock generator, the USB voltage comparators, the transceiver, the Serial Interface Engine (SIE), a dedicated USB DMA controller, pull-up and pull-down resistors, and the register interface. A block diagram of the PIC32 USB OTG module is presented in Figure 10-1.

The clock generator provides the 48 MHz clock required for USB full-speed and low-speed communication. The voltage comparators monitor the voltage on the VBUS pin to determine the state of the bus. The transceiver provides the analog translation between the USB bus and the digital logic. The SIE is a state machine that transfers data to and from the endpoint buffers and generates the hardware protocol for data transfers. The USB DMA controller transfers data between the data buffers in RAM and the SIE. The integrated pull-up and pull-down resistors eliminate the need for external signaling components. The register interface allows the CPU to configure and communicate with the module.

The PIC32 USB module includes the following features:

- USB Full-speed support for host and device
- Low-speed host support
- USB OTG support
- Integrated signaling resistors
- Integrated analog comparators for VBUS monitoring
- · Integrated USB transceiver
- Transaction handshaking performed by hardware
- · Endpoint buffering anywhere in system RAM
- · Integrated DMA to access system RAM and Flash
- The implementation and use of the USB Note: specifications, as well as other third party specifications or technologies, may require licensing; including, but not limited to, USB Implementers Forum, Inc. (also referred to as USB-IF). The user is fully responsible for investigating and satisfying any applicable licensing obligations.

# PIC32MX1XX/2XX





#### Bit Bit Bit Bit Bit Bit Bit Bit Bit Range 31/23/15/7 30/22/14/6 29/21/13/5 28/20/12/4 27/19/11/3 26/18/10/2 25/17/9/1 24/16/8/0 U-0 U-0 U-0 U-0 U-0 U-0 U-0 U-0 31:24 U-0 U-0 U-0 U-0 U-0 U-0 U-0 U-0 23:16 \_ \_\_\_ \_ U-0 U-0 U-0 U-0 U-0 U-0 U-0 U-0 15:8 R/WC-0, HS R/WC-0, HS R/WC-0 HS R/WC-0 HS R/WC-0, HS R/WC-0, HS R/WC-0, HS U-0 7:0 IDIF T1MSECIF LSTATEIF ACTVIF SESVDIF SESENDIF VBUSVDIF \_\_\_

#### **U1OTGIR: USB OTG INTERRUPT STATUS REGISTER REGISTER 10-1:**

| Legend:           | WC = Write '1' to clear | HS = Hardware Settable I  | pit                |
|-------------------|-------------------------|---------------------------|--------------------|
| R = Readable bit  | W = Writable bit        | U = Unimplemented bit, re | ead as '0'         |
| -n = Value at POR | '1' = Bit is set        | '0' = Bit is cleared      | x = Bit is unknown |

#### bit 31-8 Unimplemented: Read as '0'

- bit 7 IDIF: ID State Change Indicator bit
  - 1 = Change in ID state detected
  - 0 = No change in ID state detected
- bit 6 T1MSECIF: 1 Millisecond Timer bit
  - 1 = 1 millisecond timer has expired
  - 0 = 1 millisecond timer has not expired
- bit 5 LSTATEIF: Line State Stable Indicator bit
  - 1 = USB line state has been stable for 1 ms. but different from last time
  - 0 = USB line state has not been stable for 1 ms
- bit 4 ACTVIF: Bus Activity Indicator bit
  - 1 = Activity on the D+, D-, ID or VBUS pins has caused the device to wake-up
  - 0 = Activity has not been detected
- bit 3 SESVDIF: Session Valid Change Indicator bit
  - 1 = VBUS voltage has dropped below the session end level
  - 0 = VBUS voltage has not dropped below the session end level
- bit 2 SESENDIF: B-Device VBUS Change Indicator bit
  - 1 = A change on the session end input was detected
  - 0 = No change on the session end input was detected
- bit 1 Unimplemented: Read as '0'
- bit 0 VBUSVDIF: A-Device VBUS Change Indicator bit
  - 1 = Change on the session valid input detected
  - 0 = No change on the session valid input detected

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 31:24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31.24        | _                 | -                 |                   | _                 | _                 | —                 | -                | —                |
| 23:16        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23.10        | _                 | -                 |                   | _                 | _                 | —                 | -                | —                |
| 15:8         | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 15.0         | —                 | _                 | —                 | _                 | —                 | —                 | -                | —                |
| 7:0          | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | U-0              | R/W-0            |
|              | IDIE              | T1MSECIE          | LSTATEIE          | ACTVIE            | SESVDIE           | SESENDIE          | _                | VBUSVDIE         |

#### REGISTER 10-2: U1OTGIE: USB OTG INTERRUPT ENABLE REGISTER

#### Legend:

| R = Readable bit  | Readable bit W = Writable bit |                      | ead as '0'         |
|-------------------|-------------------------------|----------------------|--------------------|
| -n = Value at POR | '1' = Bit is set              | '0' = Bit is cleared | x = Bit is unknown |

#### bit 31-8 Unimplemented: Read as '0'

- bit 7 **IDIE:** ID Interrupt Enable bit
  - 1 = ID interrupt enabled
  - 0 = ID interrupt disabled
- bit 6 T1MSECIE: 1 Millisecond Timer Interrupt Enable bit
  - 1 = 1 millisecond timer interrupt enabled
  - 0 = 1 millisecond timer interrupt disabled

#### bit 5 LSTATEIE: Line State Interrupt Enable bit

- 1 = Line state interrupt enabled
- 0 = Line state interrupt disabled
- bit 4 ACTVIE: Bus Activity Interrupt Enable bit
  - 1 = ACTIVITY interrupt enabled
  - 0 = ACTIVITY interrupt disabled
- bit 3 SESVDIE: Session Valid Interrupt Enable bit
  - 1 = Session valid interrupt enabled
  - 0 = Session valid interrupt disabled
- bit 2 SESENDIE: B-Session End Interrupt Enable bit
  - 1 = B-session end interrupt enabled
  - 0 = B-session end interrupt disabled

#### bit 1 Unimplemented: Read as '0'

- bit 0 VBUSVDIE: A-VBUS Valid Interrupt Enable bit
  - 1 = A-VBUS valid interrupt enabled
  - 0 = A-VBUS valid interrupt disabled

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 31:24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 51.24        | _                 | —                 | _                 | _                 | _                 | _                 | _                | _                |
| 23:16        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23.10        | _                 | —                 | _                 | _                 | _                 | _                 | _                | _                |
| 15:8         | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 15.0         | —                 | —                 | —                 | —                 | —                 | —                 | —                | —                |
| 7:0          | R-0               | U-0               | R-0               | U-0               | R-0               | R-0               | U-0              | R-0              |
|              | ID                | —                 | LSTATE            | _                 | SESVD             | SESEND            | _                | VBUSVD           |

#### REGISTER 10-3: U1OTGSTAT: USB OTG STATUS REGISTER

#### Legend:

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ead as '0'         |  |
|-------------------|------------------|---------------------------|--------------------|--|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |  |

#### bit 31-8 Unimplemented: Read as '0'

- bit 7 ID: ID Pin State Indicator bit
  - 1 = No cable is attached or a type B cable has been plugged into the USB receptacle
  - 0 = A "type A" OTG cable has been plugged into the USB receptacle

#### bit 6 Unimplemented: Read as '0'

- bit 5 LSTATE: Line State Stable Indicator bit
  - 1 = USB line state (U1CON<SE0> and U1CON<JSTATE>) has been stable for the previous 1 ms
  - 0 = USB line state (U1CON<SE0> and U1CON<JSTATE>) has not been stable for the previous 1 ms

#### bit 4 Unimplemented: Read as '0'

- bit 3 SESVD: Session Valid Indicator bit
  - 1 = VBUS voltage is above Session Valid on the A or B device
  - 0 = VBUS voltage is below Session Valid on the A or B device

#### bit 2 SESEND: B-Session End Indicator bit

- 1 = VBUS voltage is below Session Valid on the B device
- 0 = VBUS voltage is above Session Valid on the B device

#### bit 1 Unimplemented: Read as '0'

#### bit 0 VBUSVD: A-VBUS Valid Indicator bit

- 1 = VBUS voltage is above Session Valid on the A device
- 0 = VBUS voltage is below Session Valid on the A device

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 31:24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31.24        |                   | —                 |                   | _                 | _                 | _                 | _                | —                |
| 23:16        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23.10        | -                 | —                 | —                 | —                 | —                 | —                 | —                | —                |
| 15.0         | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 15:8         |                   | —                 | —                 | _                 | _                 | —                 | —                | —                |
| 7:0          | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
| 7:0          | DPPULUP           | DMPULUP           | DPPULDWN          | DMPULDWN          | VBUSON            | OTGEN             | VBUSCHG          | VBUSDIS          |

#### REGISTER 10-4: U10TGCON: USB OTG CONTROL REGISTER

| Legend: |
|---------|
| Legena. |

| Logona.           |                  |                                    |                    |  |
|-------------------|------------------|------------------------------------|--------------------|--|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |  |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |

#### bit 31-8 Unimplemented: Read as '0'

- bit 7 **DPPULUP:** D+ Pull-Up Enable bit
  - 1 = D+ data line pull-up resistor is enabled
  - 0 = D+ data line pull-up resistor is disabled

#### bit 6 **DMPULUP:** D- Pull-Up Enable bit

- 1 = D- data line pull-up resistor is enabled
- 0 = D- data line pull-up resistor is disabled

#### bit 5 **DPPULDWN:** D+ Pull-Down Enable bit

- 1 = D+ data line pull-down resistor is enabled
- 0 = D+ data line pull-down resistor is disabled

#### bit 4 DMPULDWN: D- Pull-Down Enable bit

- 1 = D- data line pull-down resistor is enabled
- 0 = D- data line pull-down resistor is disabled

#### bit 3 VBUSON: VBUS Power-on bit

- 1 = VBUS line is powered
  - 0 = VBUS line is not powered

#### bit 2 **OTGEN:** OTG Functionality Enable bit

- 1 = DPPULUP, DMPULUP, DPPULDWN and DMPULDWN bits are under software control
- 0 = DPPULUP, DMPULUP, DPPULDWN and DMPULDWN bits are under USB hardware control

#### bit 1 VBUSCHG: VBUS Charge Enable bit

- 1 = VBUS line is charged through a pull-up resistor
- 0 = VBUS line is not charged through a resistor

#### bit 0 VBUSDIS: VBUS Discharge Enable bit

- 1 = VBUS line is discharged through a pull-down resistor
- 0 = VBUS line is not discharged through a resistor

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 31:24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 51.24        | —                 | _                 |                   | -                 |                   |                   | —                | —                |
| 23:16        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23.10        | —                 | _                 |                   | -                 |                   |                   | —                | —                |
| 15:8         | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 15.0         | —                 | _                 |                   | -                 |                   |                   | —                | —                |
| 7:0          | R-0               | U-0               | U-0               | R/W-0             | R/W-0             | U-0               | R/W-0            | R/W-0            |
| 7:0          | UACTPND           | —                 | _                 | USLPGRD           | USBBUSY           | _                 | USUSPEND         | USBPWR           |

#### REGISTER 10-5: U1PWRC: USB POWER CONTROL REGISTER

#### Legend:

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |  |
|-------------------|------------------|------------------------------------|--------------------|--|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |

#### bit 31-8 Unimplemented: Read as '0'

- bit 7 UACTPND: USB Activity Pending bit
  - 1 = USB bus activity has been detected; but an interrupt is pending, it has not been generated yet
     0 = An interrupt is not pending
- bit 6-5 Unimplemented: Read as '0'

#### bit 4 USLPGRD: USB Sleep Entry Guard bit

- 1 = Sleep entry is blocked if USB bus activity is detected or if a notification is pending
- 0 = USB module does not block Sleep entry

#### bit 3 USBBUSY: USB Module Busy bit<sup>(1)</sup>

- 1 = USB module is active or disabled, but not ready to be enabled
- 0 = USB module is not active and is ready to be enabled
  - **Note:** When USBPWR = 0 and USBBUSY = 1, status from all other registers is invalid and writes to all USB module registers produce undefined results.

#### bit 2 Unimplemented: Read as '0'

#### bit 1 USUSPEND: USB Suspend Mode bit

- 1 = USB module is placed in Suspend mode
  - (The 48 MHz USB clock will be gated off. The transceiver is placed in a low-power state.)
- 0 = USB module operates normally

#### bit 0 USBPWR: USB Operation Enable bit

- 1 = USB module is turned on
- 0 = USB module is disabled

(Outputs held inactive, device pins not used by USB, analog features are shut down to reduce power consumption.)

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6       | Bit<br>29/21/13/5       | Bit<br>28/20/12/4 | Bit<br>27/19/11/3    | Bit<br>26/18/10/2 | Bit<br>25/17/9/1      | Bit<br>24/16/8/0        |  |  |  |
|--------------|-------------------|-------------------------|-------------------------|-------------------|----------------------|-------------------|-----------------------|-------------------------|--|--|--|
| 31:24        | U-0               | U-0                     | U-0                     | U-0               | U-0                  | U-0               | U-0                   | U-0                     |  |  |  |
| 31.24        | _                 | —                       | —                       | —                 | —                    | —                 | —                     | —                       |  |  |  |
| 23:16        | U-0               | U-0                     | U-0                     | U-0               | U-0                  | U-0               | U-0                   | U-0                     |  |  |  |
| 23.10        | —                 | —                       | —                       | -                 | —                    | -                 | _                     | —                       |  |  |  |
| 15:8         | U-0               | U-0                     | U-0                     | U-0               | U-0                  | U-0               | U-0                   | U-0                     |  |  |  |
| 15.0         | —                 | —                       | —                       | -                 | —                    | -                 | _                     | —                       |  |  |  |
|              | R/WC-0, HS        | R/WC-0, HS              | R/WC-0, HS              | R/WC-0, HS        | R/WC-0, HS           | R/WC-0, HS        | R-0                   | R/WC-0, HS              |  |  |  |
| 7:0          | STALLIF           | ATTACHIF <sup>(1)</sup> | RESUMEIF <sup>(2)</sup> | IDLEIF            | TRNIF <sup>(3)</sup> | SOFIF             | UERRIF <sup>(4)</sup> | URSTIF <sup>(5)</sup>   |  |  |  |
|              | STALLIF           |                         | INEGOWIEIE /            | IDLEIF            |                      | SOFIE             |                       | DETACHIF <sup>(6)</sup> |  |  |  |

#### REGISTER 10-6: U1IR: USB INTERRUPT REGISTER

| Legend:           | WC = Write '1' to clear | HS = Hardware Settable bit              |  |  |
|-------------------|-------------------------|-----------------------------------------|--|--|
| R = Readable bit  | W = Writable bit        | U = Unimplemented bit, read as '0'      |  |  |
| -n = Value at POR | '1' = Bit is set        | '0' = Bit is cleared x = Bit is unknown |  |  |

#### bit 31-8 Unimplemented: Read as '0'

bit 7 **STALLIF:** STALL Handshake Interrupt bit

1 = In Host mode a STALL handshake was received during the handshake phase of the transaction In Device mode a STALL handshake was transmitted during the handshake phase of the transaction 0 = STALL handshake has not been sent

- bit 6 ATTACHIF: Peripheral Attach Interrupt bit<sup>(1)</sup>
  - 1 = Peripheral attachment was detected by the USB module
  - 0 = Peripheral attachment was not detected

#### bit 5 **RESUMEIF:** Resume Interrupt bit<sup>(2)</sup>

- 1 = K-State is observed on the D+ or D- pin for 2.5  $\mu$ s
- 0 = K-State is not observed
- bit 4 IDLEIF: Idle Detect Interrupt bit
  - 1 = Idle condition detected (constant Idle state of 3 ms or more)
  - 0 = No Idle condition detected
- bit 3 TRNIF: Token Processing Complete Interrupt bit<sup>(3)</sup>
  - 1 = Processing of current token is complete; a read of the U1STAT register will provide endpoint information
  - 0 = Processing of current token not complete

#### bit 2 **SOFIF:** SOF Token Interrupt bit

- 1 = SOF token received by the peripheral or the SOF threshold reached by the host
- 0 = SOF token was not received nor threshold reached

#### bit 1 UERRIF: USB Error Condition Interrupt bit<sup>(4)</sup>

- 1 = Unmasked error condition has occurred
- 0 = Unmasked error condition has not occurred
- **Note 1:** This bit is valid only if the HOSTEN bit is set (see Register 10-11), there is no activity on the USB for 2.5 µs, and the current bus state is not SE0.
  - 2: When not in Suspend mode, this interrupt should be disabled.
  - 3: Clearing this bit will cause the STAT FIFO to advance.
  - 4: Only error conditions enabled through the U1EIE register will set this bit.
  - 5: Device mode.
  - 6: Host mode.

## REGISTER 10-6: U1IR: USB INTERRUPT REGISTER (CONTINUED)

- bit 0 URSTIF: USB Reset Interrupt bit (Device mode)<sup>(5)</sup>
  - 1 = Valid USB Reset has occurred
  - 0 = No USB Reset has occurred
  - **DETACHIF:** USB Detach Interrupt bit (Host mode)<sup>(6)</sup>
  - 1 = Peripheral detachment was detected by the USB module
  - 0 = Peripheral detachment was not detected
- **Note 1:** This bit is valid only if the HOSTEN bit is set (see Register 10-11), there is no activity on the USB for 2.5 µs, and the current bus state is not SE0.
  - 2: When not in Suspend mode, this interrupt should be disabled.
  - 3: Clearing this bit will cause the STAT FIFO to advance.
  - 4: Only error conditions enabled through the U1EIE register will set this bit.
  - 5: Device mode.
  - 6: Host mode.

# REGISTER 10-7: U1IE: USB INTERRUPT ENABLE REGISTER

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1      | Bit<br>24/16/8/0        |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-----------------------|-------------------------|
| 31:24        | U-0                   | U-0                     |
| 31.24        | _                 | —                 | _                 | _                 | _                 | _                 |                       | _                       |
| 23:16        | U-0                   | U-0                     |
| 23.10        | —                 | —                 | —                 | —                 | —                 | —                 | _                     | —                       |
| 15:8         | U-0                   | U-0                     |
| 15.6         | —                 | —                 | —                 | —                 | —                 | —                 | _                     | —                       |
|              | R/W-0                 | R/W-0                   |
| 7:0          | STALLIE           | ATTACHIE          | RESUMEIE          | IDLEIE            | TRNIE             | SOFIE             | UERRIE <sup>(1)</sup> | URSTIE <sup>(2)</sup>   |
|              |                   |                   |                   |                   |                   | CONE              | ULI NIL               | DETACHIE <sup>(3)</sup> |

## Legend:

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |  |
|-------------------|------------------|------------------------------------|--------------------|--|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |

## bit 31-8 Unimplemented: Read as '0'

| bit 7 | <b>STALLIE:</b> STALL Handshake Interrupt Enable bit                                    |
|-------|-----------------------------------------------------------------------------------------|
|       | 1 = STALL interrupt enabled                                                             |
|       | 0 = STALL interrupt disabled                                                            |
| bit 6 | ATTACHIE: ATTACH Interrupt Enable bit                                                   |
| DILO  | 1 = ATTACH interrupt enabled                                                            |
|       | 0 = ATTACH interrupt disabled                                                           |
| bit 5 | <b>RESUMEIE:</b> RESUME Interrupt Enable bit                                            |
| DIUD  | •                                                                                       |
|       | <ul> <li>1 = RESUME interrupt enabled</li> <li>0 = RESUME interrupt disabled</li> </ul> |
| bit 4 | IDLEIE: Idle Detect Interrupt Enable bit                                                |
| DIL 4 | ·                                                                                       |
|       | <ul> <li>1 = Idle interrupt enabled</li> <li>0 = Idle interrupt disabled</li> </ul>     |
| bit 3 | <b>TRNIE:</b> Token Processing Complete Interrupt Enable bit                            |
| DIL S | 1 = TRNIF interrupt enabled                                                             |
|       | 0 = TRNIF interrupt disabled                                                            |
| bit 2 | <b>SOFIE:</b> SOF Token Interrupt Enable bit                                            |
|       | 1 = SOFIF interrupt enabled                                                             |
|       | 0 = SOFIF interrupt disabled                                                            |
| bit 1 | UERRIE: USB Error Interrupt Enable bit <sup>(1)</sup>                                   |
| DIC 1 | 1 = USB Error interrupt enabled                                                         |
|       | 0 = USB Error interrupt disabled                                                        |
| bit 0 | URSTIE: USB Reset Interrupt Enable bit <sup>(2)</sup>                                   |
|       | 1 = URSTIF interrupt enabled                                                            |
|       | 0 = URSTIF interrupt disabled                                                           |
|       | <b>DETACHIE:</b> USB Detach Interrupt Enable bit <sup>(3)</sup>                         |
|       | 1 = DATTCHIF interrupt enabled                                                          |
|       | 0 = DATTCHIF interrupt disabled                                                         |
|       |                                                                                         |

**Note 1:** For an interrupt to propagate USBIF, the UERRIE bit (U1IE<1>) must be set.

- 2: Device mode.
- 3: Host mode.

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5    | Bit<br>28/20/12/4    | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1        | Bit<br>24/16/8/0 |  |  |
|--------------|-------------------|-------------------|----------------------|----------------------|-------------------|-------------------|-------------------------|------------------|--|--|
| 04.04        | U-0               | U-0               | U-0                  | U-0                  | U-0               | U-0               | U-0                     | U-0              |  |  |
| 31:24        | _                 | _                 | _                    | _                    | _                 | _                 | —                       |                  |  |  |
| 00.40        | U-0               | U-0               | U-0                  | U-0                  | U-0               | U-0               | U-0                     | U-0              |  |  |
| 23:16        | _                 | _                 | _                    | —                    | _                 | _                 | —                       |                  |  |  |
| 15:8         | U-0               | U-0               | U-0                  | U-0                  | U-0               | U-0               | U-0                     | U-0              |  |  |
| 10.0         | _                 | _                 | _                    | —                    | -                 | -                 | —                       | —                |  |  |
|              | R/WC-0, HS        | R/WC-0, HS        | R/WC-0, HS           | R/WC-0, HS           | R/WC-0, HS        | R/WC-0, HS        | R/WC-0, HS              | R/WC-0, HS       |  |  |
| 7:0          | BTSEF             | BMXEF             | DMAEF <sup>(1)</sup> | BTOEF <sup>(2)</sup> | DFN8EF            | CRC16EF           | CRC5EF <sup>(3,4)</sup> | PIDEF            |  |  |
|              | DISEF             | DIVIAEF           | DIMAERY              | BIOER                | DENOEE            | CRCIDEF           | EOFEF <sup>(5)</sup>    | PIDEF            |  |  |

## REGISTER 10-8: U1EIR: USB ERROR INTERRUPT STATUS REGISTER

| Legend:           | WC = Write '1' to clear | HS = Hardware Settable bit         |                    |
|-------------------|-------------------------|------------------------------------|--------------------|
| R = Readable bit  | W = Writable bit        | U = Unimplemented bit, read as '0' |                    |
| -n = Value at POR | '1' = Bit is set        | '0' = Bit is cleared               | x = Bit is unknown |

#### bit 31-8 Unimplemented: Read as '0'

- bit 7 **BTSEF:** Bit Stuff Error Flag bit
  - 1 = Packet rejected due to bit stuff error
  - 0 = Packet accepted
- bit 6 **BMXEF:** Bus Matrix Error Flag bit
  - 1 = The base address, of the BDT, or the address of an individual buffer pointed to by a BDT entry, is invalid.
     0 = No address error
- bit 5 **DMAEF:** DMA Error Flag bit<sup>(1)</sup>
  - 1 = USB DMA error condition detected
  - 0 = No DMA error
- bit 4 **BTOEF:** Bus Turnaround Time-Out Error Flag bit<sup>(2)</sup>
  - 1 = Bus turnaround time-out has occurred
  - 0 = No bus turnaround time-out
- bit 3 DFN8EF: Data Field Size Error Flag bit
  - 1 = Data field received is not an integral number of bytes
  - 0 = Data field received is an integral number of bytes

#### bit 2 CRC16EF: CRC16 Failure Flag bit

- 1 = Data packet rejected due to CRC16 error
- 0 = Data packet accepted
- **Note 1:** This type of error occurs when the module's request for the DMA bus is not granted in time to service the module's demand for memory, resulting in an overflow or underflow condition, and/or the allocated buffer size is not sufficient to store the received data packet causing it to be truncated.
  - **2:** This type of error occurs when more than 16-bit-times of Idle from the previous End-of-Packet (EOP) has elapsed.
  - **3:** This type of error occurs when the module is transmitting or receiving data and the SOF counter has reached zero.
  - 4: Device mode.
  - 5: Host mode.

## REGISTER 10-8: U1EIR: USB ERROR INTERRUPT STATUS REGISTER (CONTINUED)

- bit 1 **CRC5EF:** CRC5 Host Error Flag bit<sup>(3,4)</sup>
  - 1 = Token packet rejected due to CRC5 error
  - 0 = Token packet accepted
  - EOFEF: EOF Error Flag bit<sup>(5)</sup>
  - 1 = EOF error condition detected
  - 0 = No EOF error condition
- bit 0 PIDEF: PID Check Failure Flag bit
  - 1 = PID check failed
  - 0 = PID check passed
- **Note 1:** This type of error occurs when the module's request for the DMA bus is not granted in time to service the module's demand for memory, resulting in an overflow or underflow condition, and/or the allocated buffer size is not sufficient to store the received data packet causing it to be truncated.
  - **2:** This type of error occurs when more than 16-bit-times of Idle from the previous End-of-Packet (EOP) has elapsed.
  - **3:** This type of error occurs when the module is transmitting or receiving data and the SOF counter has reached zero.
  - 4: Device mode.
  - 5: Host mode.

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1      | Bit<br>24/16/8/0 |  |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-----------------------|------------------|--|--|
| 31:24        | U-0                   | U-0              |  |  |
| 31.24        | _                 | _                 | _                 | —                 | _                 | —                 | —                     | _                |  |  |
| 23:16        | U-0                   | U-0              |  |  |
| 23.10        | —                 | —                 | —                 | —                 | —                 | —                 | —                     | _                |  |  |
| 15:8         | U-0                   | U-0              |  |  |
| 10.0         | —                 | —                 | —                 | —                 | —                 | —                 | —                     | _                |  |  |
|              | R/W-0                 | R/W-0            |  |  |
| 7:0          | DTOFF             |                   |                   | DTOFF             |                   |                   | CRC5EE <sup>(2)</sup> | חוחבר            |  |  |
|              | BTSEE             | BMXEE             | DMAEE             | BTOEE             | DFN8EE            | CRC16EE           | EOFEE <sup>(3)</sup>  | PIDEE            |  |  |

# REGISTER 10-9: U1EIE: USB ERROR INTERRUPT ENABLE REGISTER<sup>(1)</sup>

# Legend:

| 0                 |                  |                                    |                    |  |
|-------------------|------------------|------------------------------------|--------------------|--|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |  |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |

#### bit 31-8 Unimplemented: Read as '0'

#### bit 7 BTSEE: Bit Stuff Error Interrupt Enable bit

- 1 = BTSEF interrupt enabled
- 0 = BTSEF interrupt disabled

#### bit 6 **BMXEE:** Bus Matrix Error Interrupt Enable bit

- 1 = BMXEF interrupt enabled
- 0 = BMXEF interrupt disabled

#### bit 5 **DMAEE:** DMA Error Interrupt Enable bit

- 1 = DMAEF interrupt enabled
- 0 = DMAEF interrupt disabled
- bit 4 **BTOEE:** Bus Turnaround Time-out Error Interrupt Enable bit
  - 1 = BTOEF interrupt enabled
  - 0 = BTOEF interrupt disabled
- bit 3 **DFN8EE:** Data Field Size Error Interrupt Enable bit
  - 1 = DFN8EF interrupt enabled
  - 0 = DFN8EF interrupt disabled
- bit 2 CRC16EE: CRC16 Failure Interrupt Enable bit
  - 1 = CRC16EF interrupt enabled
  - 0 = CRC16EF interrupt disabled
- bit 1 CRC5EE: CRC5 Host Error Interrupt Enable bit<sup>(2)</sup>
  - 1 = CRC5EF interrupt enabled
  - 0 = CRC5EF interrupt disabled

#### EOFEE: EOF Error Interrupt Enable bit<sup>(3)</sup>

- 1 = EOF interrupt enabled
- 0 = EOF interrupt disabled
- bit 0 PIDEE: PID Check Failure Interrupt Enable bit
  - 1 = PIDEF interrupt enabled
  - 0 = PIDEF interrupt disabled
- Note 1: For an interrupt to propagate USBIF, the UERRIE bit (U1IE<1>) must be set.
  - 2: Device mode.
  - 3: Host mode.

# REGISTER 10-10: U1STAT: USB STATUS REGISTER<sup>(1)</sup>

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|
| 31:24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |
| 51.24        |                   | _                 |                   |                   |                   | _                 |                  | —                |  |
| 23:16        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |
| 23.10        |                   | _                 |                   |                   |                   | _                 |                  | —                |  |
| 15:8         | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |
| 15.0         |                   | _                 |                   |                   |                   | _                 |                  | —                |  |
| 7:0          | R-x               | R-x               | R-x               | R-x               | R-x               | R-x               | U-0              | U-0              |  |
|              |                   | ENDP              | T<3:0>            |                   | DIR               | PPBI              |                  |                  |  |

# Legend:

| 3                                 |                  |                                    |                    |  |
|-----------------------------------|------------------|------------------------------------|--------------------|--|
| R = Readable bit W = Writable bit |                  | U = Unimplemented bit, read as '0' |                    |  |
| -n = Value at POR                 | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |

#### bit 31-8 Unimplemented: Read as '0'

- bit 7-4 **ENDPT<3:0>:** Encoded Number of Last Endpoint Activity bits (Represents the number of the BDT, updated by the last USB transfer.)
  - 1111 = Endpoint 15 1110 = Endpoint 14 . . 0001 = Endpoint 1 0000 = Endpoint 0
- bit 3 DIR: Last BD Direction Indicator bit
  - 1 = Last transaction was a transmit transfer (TX)
  - 0 = Last transaction was a receive transfer (RX)
- bit 2 **PPBI:** Ping-Pong BD Pointer Indicator bit
  - 1 = The last transaction was to the ODD BD bank
  - 0 = The last transaction was to the EVEN BD bank
- bit 1-0 Unimplemented: Read as '0'
- **Note 1:** The U1STAT register is a window into a 4-byte FIFO maintained by the USB module. U1STAT value is only valid when U1IR<TRNIF> is active. Clearing the U1IR<TRNIF> bit advances the FIFO. Data in register is invalid when U1IR<TRNIF> = 0.

|              |                   | •••••             |                          |                   | -                     |                       |                  |                      |
|--------------|-------------------|-------------------|--------------------------|-------------------|-----------------------|-----------------------|------------------|----------------------|
| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5        | Bit<br>28/20/12/4 | Bit<br>27/19/11/3     | Bit<br>26/18/10/2     | Bit<br>25/17/9/1 | Bit<br>24/16/8/0     |
| 24.24        | U-0               | U-0               | U-0                      | U-0               | U-0                   | U-0                   | U-0              | U-0                  |
| 31:24        | _                 | —                 | —                        | _                 | —                     | —                     | —                | —                    |
| 00.40        | U-0               | U-0               | U-0                      | U-0               | U-0                   | U-0                   | U-0              | U-0                  |
| 23:16        | _                 | —                 | —                        | _                 | —                     | —                     | —                | —                    |
| 15.0         | U-0               | U-0               | U-0                      | U-0               | U-0                   | U-0                   | U-0              | U-0                  |
| 15:8         | _                 | —                 | —                        | _                 | —                     | —                     | —                | —                    |
|              | R-x               | R-x               | R/W-0                    | R/W-0             | R/W-0                 | R/W-0                 | R/W-0            | R/W-0                |
| 7:0          | JSTATE            |                   | PKTDIS <sup>(4)</sup>    | USBRST            | HOSTEN <sup>(2)</sup> | RESUME <sup>(3)</sup> | PPBRST           | USBEN <sup>(4)</sup> |
|              |                   |                   | TOKBUSY <sup>(1,5)</sup> |                   |                       | KESUME("              |                  | SOFEN <sup>(5)</sup> |

## REGISTER 10-11: U1CON: USB CONTROL REGISTER

## Legend:

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ead as '0'         |  |
|-------------------|------------------|---------------------------|--------------------|--|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |  |

#### bit 31-8 Unimplemented: Read as '0'

#### bit 7 **JSTATE:** Live Differential Receiver JSTATE flag bit

- $\ensuremath{\mathtt{1}}$  = JSTATE detected on the USB
- 0 = No JSTATE detected
- bit 6 **SE0:** Live Single-Ended Zero flag bit
  - 1 = Single Ended Zero detected on the USB
  - 0 = No Single Ended Zero detected
- bit 5 **PKTDIS:** Packet Transfer Disable bit<sup>(4)</sup>
  - 1 = Token and packet processing disabled (set upon SETUP token received)
  - 0 = Token and packet processing enabled
  - TOKBUSY: Token Busy Indicator bit<sup>(1,5)</sup>
  - 1 = Token being executed by the USB module
  - 0 = No token being executed

#### bit 4 USBRST: Module Reset bit<sup>(5)</sup>

- 1 = USB reset generated
- 0 = USB reset terminated

#### bit 3 HOSTEN: Host Mode Enable bit<sup>(2)</sup>

- 1 = USB host capability enabled
- 0 = USB host capability disabled

## bit 2 **RESUME:** RESUME Signaling Enable bit<sup>(3)</sup>

- 1 = RESUME signaling activated
- 0 = RESUME signaling disabled
- **Note 1:** Software is required to check this bit before issuing another token command to the U1TOK register (see Register 10-15).
  - 2: All host control logic is reset any time that the value of this bit is toggled.
  - **3:** Software must set RESUME for 10 ms if the part is a function, or for 25 ms if the part is a host, and then clear it to enable remote wake-up. In Host mode, the USB module will append a low-speed EOP to the RESUME signaling when this bit is cleared.
  - 4: Device mode.
  - 5: Host mode.

# REGISTER 10-11: U1CON: USB CONTROL REGISTER (CONTINUED)

#### bit 1 **PPBRST:** Ping-Pong Buffers Reset bit

- 1 = Reset all Even/Odd buffer pointers to the EVEN BD banks
- 0 = Even/Odd buffer pointers not being Reset
- bit 0 USBEN: USB Module Enable bit<sup>(4)</sup>
  - 1 = USB module and supporting circuitry enabled
  - 0 = USB module and supporting circuitry disabled

SOFEN: SOF Enable bit<sup>(5)</sup>

- 1 = SOF token sent every 1 ms
- 0 = SOF token disabled
- **Note 1:** Software is required to check this bit before issuing another token command to the U1TOK register (see Register 10-15).
  - 2: All host control logic is reset any time that the value of this bit is toggled.
  - **3:** Software must set RESUME for 10 ms if the part is a function, or for 25 ms if the part is a host, and then clear it to enable remote wake-up. In Host mode, the USB module will append a low-speed EOP to the RESUME signaling when this bit is cleared.
  - 4: Device mode.
  - 5: Host mode.

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 31:24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31.24        | _                 | _                 | _                 | —                 | —                 | _                 | -                | —                |
| 23:16        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23.10        | _                 | _                 | _                 | —                 | —                 | _                 | -                | —                |
| 15:8         | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 15.0         | —                 | —                 | -                 | —                 | —                 | -                 | —                | —                |
| 7.0          | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
| 7:0          | LSPDEN            |                   |                   | D                 | EVADDR<6:0        | >                 |                  |                  |

# REGISTER 10-12: U1ADDR: USB ADDRESS REGISTER

## Legend:

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ead as '0'         |
|-------------------|------------------|---------------------------|--------------------|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

bit 31-8 Unimplemented: Read as '0'

bit 7 **LSPDEN:** Low Speed Enable Indicator bit

- 1 = Next token command to be executed at Low Speed
- 0 = Next token command to be executed at Full Speed
- bit 6-0 **DEVADDR<6:0>:** 7-bit USB Device Address bits

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 31:24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31.24        | _                 | —                 | —                 | _                 | —                 | —                 | -                | —                |
| 22:16        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23:16        | -                 | —                 | —                 | -                 | —                 | —                 | -                | —                |
| 15:8         | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 15:8         | _                 | —                 | —                 | _                 | —                 | —                 | -                | —                |
| 7.0          | R-0               | R-0               | R-0               | R-0               | R-0               | R-0               | R-0              | R-0              |
| 7:0          |                   |                   |                   | FRML              | <7:0>             |                   |                  |                  |

#### REGISTER 10-13: U1FRML: USB FRAME NUMBER LOW REGISTER

| Legend:           |                  |                       |                    |
|-------------------|------------------|-----------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit | , read as '0'      |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared  | x = Bit is unknown |

bit 31-8 Unimplemented: Read as '0'

bit 7-0 FRML<7:0>: The 11-bit Frame Number Lower bits

The register bits are updated with the current frame number whenever a SOF TOKEN is received.

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 21.24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31:24        | —                 | —                 | -                 | -                 | -                 | -                 | -                | -                |
| 23:16        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23.10        | —                 | —                 | -                 | -                 | -                 | -                 | -                | -                |
| 15:8         | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 15.0         | —                 | _                 |                   |                   |                   |                   |                  | -                |
| 7:0          | U-0               | U-0               | U-0               | U-0               | U-0               | R-0               | R-0              | R-0              |
|              |                   |                   |                   |                   |                   |                   | FRMH<2:0>        |                  |

## REGISTER 10-14: U1FRMH: USB FRAME NUMBER HIGH REGISTER

| Legend:           |                  |                           |                    |
|-------------------|------------------|---------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ead as '0'         |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

bit 31-3 Unimplemented: Read as '0'

bit 2-0 **FRMH<2:0>:** The Upper 3 bits of the Frame Numbers bits The register bits are updated with the current frame number whenever a SOF TOKEN is received.

| ILE OIO I    |                   |                   |                     |                   |                   |                   |                  |                  |  |  |
|--------------|-------------------|-------------------|---------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|
| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5   | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |
| 31:24        | U-0               | U-0               | U-0                 | U-0               | U-0               | U-0               | U-0              | U-0              |  |  |
| 31.24        | —                 | _                 | —                   | -                 | -                 | _                 | —                | —                |  |  |
| 23:16        | U-0               | U-0               | U-0                 | U-0               | U-0               | U-0               | U-0              | U-0              |  |  |
| 23.10        | —                 | _                 | —                   | -                 | -                 | _                 | —                | —                |  |  |
| 15:8         | U-0               | U-0               | U-0                 | U-0               | U-0               | U-0               | U-0              | U-0              |  |  |
| 15.6         | -                 | _                 |                     |                   |                   | _                 |                  | —                |  |  |
| 7:0          | R/W-0             | R/W-0             | R/W-0               | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |
|              |                   | PID<3             | 3:0> <sup>(1)</sup> |                   |                   | EP<               | 3:0>             |                  |  |  |

# REGISTER 10-15: U1TOK: USB TOKEN REGISTER

| Legend:           |                  |                      |                    |
|-------------------|------------------|----------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bi | t, read as '0'     |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown |

bit 31-8 Unimplemented: Read as '0'

bit 7-4 **PID<3:0>:** Token Type Indicator bits<sup>(1)</sup> 0001 = OUT (TX) token type transaction 1001 = IN (RX) token type transaction 1101 = SETUP (TX) token type transaction **Note:** All other values are reserved and must not be used.

bit 3-0 **EP<3:0>:** Token Command Endpoint Address bits The four bit value must specify a valid endpoint.

**Note 1:** All other values are reserved and must not be used.

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 31:24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31.24        | _                 | _                 | -                 | -                 | _                 | -                 | -                | —                |
| 23:16        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23.10        | _                 | —                 | -                 | _                 | —                 | _                 | —                | —                |
| 15:8         | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 15.0         | -                 | —                 | -                 | -                 | —                 | —                 | —                | —                |
| 7:0          | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
|              |                   |                   |                   | CNT               | <7:0>             |                   |                  |                  |

# REGISTER 10-16: U1SOF: USB SOF THRESHOLD REGISTER

## Legend:

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |  |  |
|-------------------|------------------|------------------------------------|--------------------|--|--|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |  |

#### bit 31-8 Unimplemented: Read as '0'

bit 7-0 CNT<7:0>: SOF Threshold Value bits

Typical values of the threshold are:

- 01001010 = 64-byte packet
- 00101010 = **32-byte packet**
- 00011010 = 16-byte packet

00010010 = 8-byte packet

#### REGISTER 10-17: U1BDTP1: USB BDT PAGE 1 REGISTER

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 31:24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31.24        |                   | —                 |                   |                   |                   |                   |                  | —                |
| 22:16        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23:16        |                   | —                 |                   |                   | -                 |                   |                  | —                |
| 15:8         | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 15.0         |                   | —                 |                   |                   | -                 |                   |                  | —                |
| 7:0          | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | U-0              |
| 7.0          | BDTPTRL<15:9>     |                   |                   |                   |                   |                   |                  |                  |

| Legend:           |                  |                           |                    |
|-------------------|------------------|---------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ead as '0'         |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

bit 31-8 Unimplemented: Read as '0'

bit 7-1 **BDTPTRL<15:9>:** BDT Base Address bits This 7-bit value provides address bits 15 through 9 of the BDT base address, which defines the starting location of the BDT in system memory. The 32-bit BDT base address is 512-byte aligned.

bit 0 Unimplemented: Read as '0'

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 31:24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31.24        | -                 | —                 | -                 |                   |                   | _                 | -                | —                |
| 22:16        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23:16        | -                 | —                 | -                 | -                 | _                 | —                 | —                | —                |
| 15.0         | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 15:8         | _                 | —                 | _                 | _                 | _                 | _                 | —                | —                |
| 7.0          | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
| 7:0          |                   |                   |                   | BDTPTRI           | H<23:16>          |                   |                  |                  |

## REGISTER 10-18: U1BDTP2: USB BDT PAGE 2 REGISTER

| Legend:           |                  |                       |                    |
|-------------------|------------------|-----------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit | , read as '0'      |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared  | x = Bit is unknown |

bit 31-8 Unimplemented: Read as '0'

bit 7-0 BDTPTRH<23:16>: BDT Base Address bits

This 8-bit value provides address bits 23 through 16 of the BDT base address, which defines the starting location of the BDT in system memory.

The 32-bit BDT base address is 512-byte aligned.

| KE013 H      | CONSTER 10-19. UTBDTF3: USB BDT FAGE 3 REGISTER |                   |                   |                   |                   |                   |                  |                  |  |
|--------------|-------------------------------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|
| Bit<br>Range | Bit<br>31/23/15/7                               | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |
| 24.24        | U-0                                             | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |
| 31:24        | —                                               | _                 | —                 | —                 | _                 | —                 | _                | —                |  |
| 23:16        | U-0                                             | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |
| 23.10        | —                                               | _                 | —                 | —                 | _                 | —                 | _                | —                |  |
| 15:8         | U-0                                             | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |
| 15.0         | —                                               | -                 | —                 | —                 |                   | —                 |                  | —                |  |
| 7:0          | R/W-0                                           | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |
|              |                                                 |                   |                   | BDTPTR            | J<31:24>          |                   |                  |                  |  |

# REGISTER 10-19: U1BDTP3: USB BDT PAGE 3 REGISTER

| Legend:           |                  |                          |                    |
|-------------------|------------------|--------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, r | ead as '0'         |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared     | x = Bit is unknown |

bit 31-8 Unimplemented: Read as '0'

bit 7-0 BDTPTRU<31:24>: BDT Base Address bits

This 8-bit value provides address bits 31 through 24 of the BDT base address, defines the starting location of the BDT in system memory.

The 32-bit BDT base address is 512-byte aligned.

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 31:24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31.24        | —                 | —                 | -                 | -                 | —                 | —                 | -                | _                |
| 23:16        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23.10        | —                 | —                 |                   | -                 | —                 | —                 |                  | _                |
| 15:8         | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 15.0         | —                 | —                 |                   |                   | —                 | —                 | -                | _                |
| 7:0          | R/W-0             | R/W-0             | U-0               | R/W-0             | U-0               | U-0               | U-0              | R/W-0            |
|              | UTEYE             | UOEMON            |                   | USBSIDL           |                   | _                 |                  | UASUSPND         |

# REGISTER 10-20: U1CNFG1: USB CONFIGURATION 1 REGISTER

#### Legend:

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, I | read as '0'        |
|-------------------|------------------|--------------------------|--------------------|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared     | x = Bit is unknown |

#### bit 31-8 Unimplemented: Read as '0'

#### bit 7 UTEYE: USB Eye-Pattern Test Enable bit

- 1 = Eye-Pattern Test enabled
- 0 = Eye-Pattern Test disabled

## bit 6 **UOEMON:** USB OE Monitor Enable bit

- 1 = OE signal active; it indicates intervals during which the D+/D- lines are driving
- 0 = OE signal inactive

#### bit 5 Unimplemented: Read as '0'

- bit 4 USBSIDL: Stop in Idle Mode bit
  - 1 = Discontinue module operation when device enters Idle mode
  - 0 = Continue module operation in Idle mode
- bit 3-1 Unimplemented: Read as '0'

#### bit 0 UASUSPND: Automatic Suspend Enable bit

- 1 = USB module automatically suspends upon entry to Sleep mode. See the USUSPEND bit (U1PWRC<1>) in Register 10-5.
- 0 = USB module does not automatically suspend upon entry to Sleep mode. Software must use the USUSPEND bit (U1PWRC<1>) to suspend the module, including the USB 48 MHz clock

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 24.24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31:24        | -                 | —                 | -                 | _                 | -                 | -                 | -                | -                |
| 23:16        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23.10        | -                 | —                 | -                 | _                 | -                 | -                 | -                | -                |
| 15.0         | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 15:8         | -                 | —                 | —                 | —                 | —                 | —                 | -                | -                |
| 7:0          | R/W-0             | R/W-0             | U-0               | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
|              | LSPD              | RETRYDIS          | —                 | EPCONDIS          | EPRXEN            | EPTXEN            | EPSTALL          | EPHSHK           |

#### REGISTER 10-21: U1EP0-U1EP15: USB ENDPOINT CONTROL REGISTER

## Legend:

| Logona.           |                  |                           |                    |
|-------------------|------------------|---------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ead as '0'         |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

#### bit 31-8 Unimplemented: Read as '0'

- bit 7 LSPD: Low-Speed Direct Connection Enable bit (Host mode and U1EP0 only)
  - 1 = Direct connection to a low-speed device enabled
  - 0 = Direct connection to a low-speed device disabled; hub required with PRE\_PID
- bit 6 **RETRYDIS:** Retry Disable bit (Host mode and U1EP0 only)
  - 1 = Retry NAK'd transactions disabled
  - 0 = Retry NAK'd transactions enabled; retry done in hardware

#### bit 5 Unimplemented: Read as '0'

bit 4 **EPCONDIS:** Bidirectional Endpoint Control bit

If EPTXEN = 1 and EPRXEN = 1:

1 = Disable Endpoint n from Control transfers; only TX and RX transfers allowed

0 = Enable Endpoint n for Control (SETUP) transfers; TX and RX transfers also allowed

Otherwise, this bit is ignored.

- bit 3 **EPRXEN:** Endpoint Receive Enable bit
  - 1 = Endpoint n receive enabled
  - 0 = Endpoint n receive disabled
- bit 2 EPTXEN: Endpoint Transmit Enable bit
  - 1 = Endpoint n transmit enabled
  - 0 = Endpoint n transmit disabled
- bit 1 EPSTALL: Endpoint Stall Status bit
  - 1 = Endpoint n was stalled
  - 0 = Endpoint n was not stalled
- bit 0 **EPHSHK:** Endpoint Handshake Enable bit
  - 1 = Endpoint Handshake enabled
  - 0 = Endpoint Handshake disabled (typically used for isochronous endpoints)

# 11.0 I/O PORTS

- Note 1: This data sheet summarizes the features of the PIC32MX1XX/2XX family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 12. "I/O Ports" (DS61120) in the "PIC32 Family Reference Manual", which is available from the Microchip web site (www.microchip.com/PIC32).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

General purpose I/O pins are the simplest of peripherals. They allow the PIC<sup>®</sup> MCU to monitor and control other devices. To add flexibility and functionality, some pins are multiplexed with alternate function(s). These functions depend on which peripheral features are on the device. In general, when a peripheral is functioning, that pin may not be used as a general purpose I/O pin.

Following are some of the key features of this module:

- · Individual output pin open-drain enable/disable
- Individual input pin weak pull-up and pull-down
- Monitor selective inputs and generate interrupt when change in pin state is detected
- Operation during CPU Sleep and Idle modes
- Fast bit manipulation using CLR, SET and INV registers

Figure 11-1 illustrates a block diagram of a typical multiplexed I/O port.





**Preliminary** 

# 11.1 Parallel I/O (PIO) Ports

All port pins have ten registers directly associated with their operation as digital I/O. The data direction register (TRISx) determines whether the pin is an input or an output. If the data direction bit is a '1', then the pin is an input. All port pins are defined as inputs after a Reset. Reads from the latch (LATx) read the latch. Writes to the latch write the latch. Reads from the port (PORTx) read the port pins, while writes to the port pins write the latch.

# 11.1.1 OPEN-DRAIN CONFIGURATION

In addition to the PORTx, LATx, and TRISx registers for data control, some port pins can also be individually configured for either digital or open-drain output. This is controlled by the Open-Drain Control register, ODCx, associated with each port. Setting any of the bits configures the corresponding pin to act as an open-drain output.

The open-drain feature allows the generation of outputs higher than VDD (e.g., 5V) on any desired 5V-tolerant pins by using external pull-up resistors. The maximum open-drain voltage allowed is the same as the maximum VIH specification.

See the "**Pin Diagrams**" section for the available pins and their functionality.

# 11.1.2 CONFIGURING ANALOG AND DIGITAL PORT PINS

The ANSELx register controls the operation of the analog port pins. The port pins that are to function as analog inputs must have their corresponding ANSEL and TRIS bits set. In order to use port pins for I/O functionality with digital modules, such as Timers, UARTs, etc., the corresponding ANSELx bit must be cleared.

The ANSELx register has a default value of 0xFFFF; therefore, all pins that share analog functions are analog (not digital) by default.

If the TRIS bit is cleared (output) while the ANSELx bit is set, the digital output level (VOH or VOL) is converted by an analog peripheral, such as the ADC module or Comparator module.

When the PORT register is read, all pins configured as analog input channels are read as cleared (a low level).

Pins configured as digital inputs do not convert an analog input. Analog levels on any pin defined as a digital input (including the ANx pins) can cause the input buffer to consume current that exceeds the device specifications.

#### 11.1.3 I/O PORT WRITE/READ TIMING

One instruction cycle is required between a port direction change or port write operation and a read operation of the same port. Typically this instruction would be an NOP.

# 11.1.4 INPUT CHANGE NOTIFICATION

The input change notification function of the I/O ports allows the PIC32MX1XX/2XX devices to generate interrupt requests to the processor in response to a change-of-state on selected input pins. This feature can detect input change-of-states even in Sleep mode, when the clocks are disabled. Every I/O port pin can be selected (enabled) for generating an interrupt request on a change-of-state.

Five control registers are associated with the CN functionality of each I/O port. The CNENx registers contain the CN interrupt enable control bits for each of the input pins. Setting any of these bits enables a CN interrupt for the corresponding pins.

The CNSTATx register indicates whether a change occurred on the corresponding pin since the last read of the PORTx bit.

Each I/O pin also has a weak pull-up and a weak pull-down connected to it. The pull-ups act as a current source or sink source connected to the pin, and eliminate the need for external resistors when push-button or keypad devices are connected. The pull-ups and pull-downs are enabled separately using the CNPUx and the CNPDx registers, which contain the control bits for each of the pins. Setting any of the control bits enables the weak pull-ups and/or pull-downs for the corresponding pins.

```
Note: Pull-ups and pull-downs on change notification pins should always be disabled when the port pin is configured as a digital output.
```

An additional control register (CNCONx) is shown in Register 11-3.

# 11.2 CLR, SET and INV Registers

Every I/O module register has a corresponding CLR (clear), SET (set) and INV (invert) register designed to provide fast atomic bit manipulations. As the name of the register implies, a value written to a SET, CLR or INV register effectively performs the implied operation, but only on the corresponding base register and only bits specified as '1' are modified. Bits specified as '0' are not modified.

Reading SET, CLR and INV registers returns undefined values. To see the affects of a write operation to a SET, CLR or INV register, the base register must be read.

# 11.3 Peripheral Pin Select

A major challenge in general purpose devices is providing the largest possible set of peripheral features while minimizing the conflict of features on I/O pins. The challenge is even greater on low pin-count devices. In an application where more than one peripheral needs to be assigned to a single pin, inconvenient workarounds in application code or a complete redesign may be the only option.

Peripheral pin select configuration provides an alternative to these choices by enabling peripheral set selection and their placement on a wide range of I/O pins. By increasing the pinout options available on a particular device, users can better tailor the device to their entire application, rather than trimming the application to fit the device.

The peripheral pin select configuration feature operates over a fixed subset of digital I/O pins. Users may independently map the input and/or output of most digital peripherals to these I/O pins. Peripheral pin select is performed in software and generally does not require the device to be reprogrammed. Hardware safeguards are included that prevent accidental or spurious changes to the peripheral mapping once it has been established.

## 11.3.1 AVAILABLE PINS

The number of available pins is dependent on the particular device and its pin count. Pins that support the peripheral pin select feature include the designation "RPn" in their full pin designation, where "RP" designates a remappable peripheral and "n" is the remappable port number.

## 11.3.2 AVAILABLE PERIPHERALS

The peripherals managed by the peripheral pin select are all digital-only peripherals. These include general serial communications (UART and SPI), general purpose timer clock inputs, timer-related peripherals (input capture and output compare) and interrupt-on-change inputs.

In comparison, some digital-only peripheral modules are never included in the peripheral pin select feature. This is because the peripheral's function requires special I/O circuitry on a specific port and cannot be easily connected to multiple pins. These modules include I<sup>2</sup>C among others. A similar requirement excludes all modules with analog inputs, such as the Analog-to-Digital Converter (ADC).

A key difference between remappable and non-remappable peripherals is that remappable peripherals are not associated with a default I/O pin. The peripheral must always be assigned to a specific I/O pin before it can be used. In contrast, non-remappable peripherals are always available on a default pin, assuming that the peripheral is active and not conflicting with another peripheral. When a remappable peripheral is active on a given I/O pin, it takes priority over all other digital I/O and digital communication peripherals associated with the pin. Priority is given regardless of the type of peripheral that is mapped. Remappable peripherals never take priority over any analog functions associated with the pin.

### 11.3.3 CONTROLLING PERIPHERAL PIN SELECT

Peripheral pin select features are controlled through two sets of SFRs: one to map peripheral inputs, and one to map outputs. Because they are separately controlled, a particular peripheral's input and output (if the peripheral has both) can be placed on any selectable function pin without constraint.

The association of a peripheral to a peripheral-selectable pin is handled in two different ways, depending on whether an input or output is being mapped.

# 11.3.4 INPUT MAPPING

The inputs of the peripheral pin select options are mapped on the basis of the peripheral. That is, a control register associated with a peripheral dictates the pin it will be mapped to. The [*pin name*]R registers, where [*pin name*] refers to the peripheral pins listed in Table 11-1, are used to configure peripheral input mapping (see Register 11-1). Each register contains sets of 4 bit fields. Programming these bit fields with an appropriate value maps the RPn pin with the corresponding value to that peripheral. For any given device, the valid range of values for any bit field is shown in Table 11-1.

For example, Figure 11-2 illustrates the remappable pin selection for the U1RX input.

## FIGURE 11-2: REMAPPABLE INPUT EXAMPLE FOR U1RX



| TABLE 11-1: | <b>INPUT PIN SELECTION</b> |
|-------------|----------------------------|
|-------------|----------------------------|

| Peripheral Pin | [pin name]R SFR | [ <i>pin name</i> ]R bits | [ <i>pin name</i> ]R Value to RPn Pin Selection |
|----------------|-----------------|---------------------------|-------------------------------------------------|
| INT4           | INT4R           | INT4R<3:0>                | 0000 = RPA0<br>0001 = RPB3                      |
| T2CK           | T2CKR           | T2CKR<3:0>                | 0010 = RPB4<br>0011 = RPB15<br>0100 = RPB7      |
| IC4            | IC4R            | IC4R<3:0>                 | 0101 = RPC7<br>0110 = RPC0<br>0111 = RPC5       |
| SS1            | SS1R            | SS1R<3:0>                 | 1000 = Reserved                                 |
| REFCLKI        | REFCLKIR        | REFCLKIR<3:0>             | •<br>1111 = Reserved                            |
| INT3           | INT3R           | INT3R<3:0>                | 0000 = RPA1<br>0001 = RPB5                      |
| ТЗСК           | T3CKR           | T3CKR<3:0>                | 0010 = RPB1<br>0011 = RPB11                     |
| IC3            | IC3R            | IC3R<3:0>                 | 0100 = RPB8<br>0101 = RPA8                      |
| U1CTS          | U1CTSR          | U1CTSR<3:0>               | 0110 = RPC8<br>0111 = RPA9<br>1000 = Reserved   |
| U2RX           | U2RXR           | U2RXR<3:0>                | •                                               |
| SDI1           | SDI1R           | SDI1R<3:0>                | •<br>1111 = Reserved                            |
| INT2           | INT2R           | INT2R<3:0>                | 0000 = RPA2<br>0001 = RPB6                      |
| T4CK           | T4CKR           | T4CKR<3:0>                | 0010 = RPA4                                     |
| IC1            | IC1R            | IC1R<3:0>                 | 0011 = RPB13<br>0100 = RPB2                     |
| IC5            | IC5R            | IC5R<3:0>                 | 0101 <b>= RPC6</b>                              |
| U1RX           | U1RXR           | U1RXR<3:0>                | 0110 = RPC1<br>0111 = RPC3                      |
| U2CTS          | U2CTSR          | U2CTSR<3:0>               | 1000 = Reserved                                 |
| SDI2           | SDI2R           | SDI2R<3:0>                |                                                 |
| OCFB           | OCFBR           | OCFBR<3:0>                | •<br>1111 = Reserved                            |
| INT1           | INT1R           | INT1R<3:0>                | 0000 = RPA3<br>0001 = RPB14                     |
| T5CK           | T5CKR           | T5CKR<3:0>                | 0010 = RPB0<br>0011 = RPB10<br>0100 = RPB9      |
| IC2            | IC2R            | IC2R<3:0>                 | 0101 = RPC9<br>0110 = RPC2<br>0111 = RPC4       |
| SS2            | SS2R            | SS2R<3:0>                 | 1000 = Reserved                                 |
| OCFA           | OCFAR           | OCFAR<3:0>                | •<br>•<br>1111 = Reserved                       |

## 11.3.5 OUTPUT MAPPING

In contrast to inputs, the outputs of the peripheral pin select options are mapped on the basis of the pin. In this case, a control register associated with a particular pin dictates the peripheral output to be mapped. The RPnR registers (Register 11-2) are used to control output mapping. Like the [*pin name*]R registers, each register contains sets of 4 bit fields. The value of the bit field corresponds to one of the peripherals, and that peripheral's output is mapped to the pin (see Table 11-2 and Figure 11-3).

A null output is associated with the output register reset value of '0'. This is done to ensure that remappable outputs remain disconnected from all output pins by default.

### FIGURE 11-3: EXAMPLE OF MULTIPLEXING OF REMAPPABLE OUTPUT FOR RPA0



## 11.3.6 CONTROLLING CONFIGURATION CHANGES

Because peripheral remapping can be changed during run time, some restrictions on peripheral remapping are needed to prevent accidental configuration changes. PIC32 devices include two features to prevent alterations to the peripheral map:

- Control register lock sequence
- Configuration bit select lock

## 11.3.6.1 Control Register Lock

Under normal operation, writes to the RPnR and [*pin name*]R registers are not allowed. Attempted writes appear to execute normally, but the contents of the registers remain unchanged. To change these registers, they must be unlocked in hardware. The register lock is controlled by the IOLOCK Configuration bit (CFGCON<13>). Setting IOLOCK prevents writes to the control registers; clearing IOLOCK allows writes.

To set or clear the IOLOCK bit, an unlock sequence must be executed. Refer to **Section 6. "Oscillator"** (DS61112) in the *"PIC32 Family Reference Manual"* for details.

## 11.3.6.2 Configuration Bit Select Lock

As an additional level of safety, the device can be configured to prevent more than one write session to the RPnR and [*pin name*]R registers. The IOL1WAY Configuration bit (DEVCFG3<29>) blocks the IOLOCK bit from being cleared after it has been set once. If IOLOCK remains set, the register unlock procedure does not execute, and the peripheral pin select control registers cannot be written to. The only way to clear the bit and re-enable peripheral remapping is to perform a device Reset.

In the default (unprogrammed) state, IOL1WAY is set, restricting users to one write session.

# PIC32MX1XX/2XX

| <b>TABLE 11-2</b> : | OUTPUT PIN SELECTION |
|---------------------|----------------------|
|---------------------|----------------------|

| RPn Port Pin | RPnR SFR | RPnR bits   | RPnR Value to Peripheral<br>Selection       |
|--------------|----------|-------------|---------------------------------------------|
| RPA0         | RPA0R    | RPA0R<3:0>  |                                             |
| RPB3         | RPB3R    | RPB3R<3:0>  |                                             |
| RPB4         | RPB4R    | RPB4R<3:0>  | 0011 = SS1                                  |
| RPB15        | RPB15R   | RPB15R<3:0> |                                             |
| RPB7         | RPB7R    | RPB7R<3:0>  | 0110 = Reserved<br>0111 = C2OUT             |
| RPC7         | RPC7R    | RPC7R<3:0>  | 1000 = Reserved                             |
| RPC0         | RPC0R    | RPC0R<3:0>  |                                             |
| RPC5         | RPC5R    | RPC5R<3:0>  | •<br>1111 = Reserved                        |
| RPA1         | RPA1R    | RPA1R<3:0>  | 0000 = No Connect                           |
| RPB5         | RPB5R    | RPB5R<3:0>  | 0001 = Reserved<br>0010 = Reserved          |
| RPB1         | RPB1R    | RPB1R<3:0>  | 0011 = SDO1                                 |
| RPB11        | RPB11R   | RPB11R<3:0> | 0100 = SDO2<br>0101 = OC2                   |
| RPB8         | RPB8R    | RPB8R<3:0>  | 0110 = OC2<br>0110 = Reserved               |
| RPA8         | RPA8R    | RPA8R<3:0>  | ·                                           |
| RPC8         | RPC8R    | RPC8R<3:0>  |                                             |
| RPA9         | RPA9R    | RPA9R<3:0>  | 1111 = Reserved                             |
| RPA2         | RPA2R    | RPA2R<3:0>  | 0000 = No Connect                           |
| RPB6         | RPB6R    | RPB6R<3:0>  |                                             |
| RPA4         | RPA4R    | RPA4R<3:0>  | 0011 = SDO1<br>0100 = SDO2                  |
| RPB13        | RPB13R   | RPB13R<3:0> | 0101 <b>= OC4</b>                           |
| RPB2         | RPB2R    | RPB2R<3:0>  | 0110 = OC5<br>0111 = REFCLKO                |
| RPC6         | RPC6R    | RPC6R<3:0>  | 1000 = Reserved                             |
| RPC1         | RPC1R    | RPC1R<3:0>  |                                             |
| RPC3         | RPC3R    | RPC3R<3:0>  |                                             |
| RPA3         | RPA3R    | RPA3R<3:0>  | 0000 = No Connect                           |
| RPB14        | RPB14R   | RPB14R<3:0> |                                             |
| RPB0         | RPB0R    | RPB0R<3:0>  | 0011 = <u>Reserved</u><br>0100 = <u>SS2</u> |
| RPB10        | RPB10R   | RPB10R<3:0> | 0101 <b>= OC3</b>                           |
| RPB9         | RPB9R    | RPB9R<3:0>  | 0110 = Reserved<br>0111 = C1OUT             |
| RPC9         | RPC9R    | RPC9R<3:0>  | 1000 = Reserved                             |
| RPC2         | RPC2R    | RPC2R<3:0>  |                                             |
| RPC4         | RPC4R    | RPC4R<3:0>  |                                             |

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 31:24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31.24        | _                 | _                 |                   | —                 | _                 | _                 | _                | —                |
| 00.40        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23:16        | —                 | _                 | _                 | _                 | _                 | —                 | _                | —                |
| 45.0         | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 15:8         | _                 | _                 | _                 | —                 | _                 | —                 | _                | —                |
| 7:0          | U-0               | U-0               | U-0               | U-0               | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
| 7:0          | _                 | _                 | _                 |                   | [pin name]R<3:0>  |                   |                  |                  |

### **REGISTER 11-1:** [pin name]R: PERIPHERAL PIN SELECT INPUT REGISTER<sup>(1)</sup>

# Legend:

| Legend:                           |                  |                                    |                    |  |
|-----------------------------------|------------------|------------------------------------|--------------------|--|
| R = Readable bit W = Writable bit |                  | U = Unimplemented bit, read as '0' |                    |  |
| -n = Value at POR                 | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |

## bit 31-4 Unimplemented: Read as '0'

bit 3-0 [*pin name*]**R**<**3:0**>: Peripheral Pin Select Input bits Where [*pin name*] refers to the pins that are used to configure peripheral input mapping. See Table 11-1 for input pin selection values.

**Note 1:** Register values can only be changed if the IOLOCK Configuration bit (CFGCON<13>) = 0.

| Bit<br>31/23/15/7 | Bit<br>30/22/14/6            | Bit<br>29/21/13/5                                                                                                                                                                                                                             | Bit<br>28/20/12/4                                                                                                                                                                                                                                                                                                                                                | Bit<br>27/19/11/3                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Bit<br>26/18/10/2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Bit<br>25/17/9/1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Bit<br>24/16/8/0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
|-------------------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| U-0               | U-0                          | U-0                                                                                                                                                                                                                                           | U-0                                                                                                                                                                                                                                                                                                                                                              | U-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | U-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | U-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | U-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
|                   | _                            | _                                                                                                                                                                                                                                             | _                                                                                                                                                                                                                                                                                                                                                                | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| U-0               | U-0                          | U-0                                                                                                                                                                                                                                           | U-0                                                                                                                                                                                                                                                                                                                                                              | U-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | U-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | U-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | U-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
|                   | _                            | _                                                                                                                                                                                                                                             | _                                                                                                                                                                                                                                                                                                                                                                | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| U-0               | U-0                          | U-0                                                                                                                                                                                                                                           | U-0                                                                                                                                                                                                                                                                                                                                                              | U-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | U-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | U-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | U-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| —                 | _                            | —                                                                                                                                                                                                                                             | —                                                                                                                                                                                                                                                                                                                                                                | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| U-0               | U-0                          | U-0                                                                                                                                                                                                                                           | U-0                                                                                                                                                                                                                                                                                                                                                              | R/W-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | R/W-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | R/W-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | R/W-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| _                 | _                            | _                                                                                                                                                                                                                                             | _                                                                                                                                                                                                                                                                                                                                                                | RPnR<3:0>                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
|                   | 31/23/15/7<br>U-0<br>U-0<br> | 31/23/15/7         30/22/14/6           U-0         U-0           U-0         U-0 | 31/23/15/7         30/22/14/6         29/21/13/5           U-0         U-0         U-0           U-0         U-0         U-0 | 31/23/15/7         30/22/14/6         29/21/13/5         28/20/12/4           U-0         U-0         U-0         U-0           U-0         U-0         U-0         U-0 | 31/23/15/7         30/22/14/6         29/21/13/5         28/20/12/4         27/19/11/3           U-0         U-0         U-0         U-0         U-0           U-0         U-0         U-0         U-0         U-0 | 31/23/15/7         30/22/14/6         29/21/13/5         28/20/12/4         27/19/11/3         26/18/10/2           U-0         U-0         U-0         U-0         U-0         U-0                   U-0         U-0         U-0         U-0         U-0         U-0           U-0         U-0         U-0         U-0         U-0         U-0           U-0         U-0         U-0         U-0         U-0         U-0           U-0         U-0         U-0         U-0         U-0         U-0           U-0         U-0         U-0         U-0         U-0         U-0           U-0         U-0         U-0         U-0         U-0         U-0           U-0         U-0         U-0         U-0         U-0         U-0           U-0         U-0         U-0         U-0         U-0         U-0         U-0           U-0         U-0         U-0         U-0         U-0         U-0         U-0 | 31/23/15/7         30/22/14/6         29/21/13/5         28/20/12/4         27/19/11/3         26/18/10/2         25/17/9/1           U-0         U-0         U-0         U-0         U-0         U-0         U-0           U-0         U-0         U-0         U-0         R/W-0         R/W-0         R/W-0 |  |  |

# **REGISTER 11-2: RPnR: PERIPHERAL PIN SELECT OUTPUT REGISTER<sup>(1)</sup>**

| Legend:           |                  |                       |                                    |  |  |
|-------------------|------------------|-----------------------|------------------------------------|--|--|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit | U = Unimplemented bit, read as '0' |  |  |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared  | x = Bit is unknown                 |  |  |

bit 31-4 Unimplemented: Read as '0'

bit 3-0 **RPnR<3:0>:** Peripheral Pin Select Output bits See Table 11-2 for output pin selection values.

**Note 1:** Register values can only be changed if the IOLOCK Configuration bit (CFGCON<13>) = 0.

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 24.24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31:24        | _                 | _                 | _                 | —                 | _                 |                   | —                | —                |
| 00.40        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23:16        | _                 | _                 | —                 | —                 | —                 | —                 | —                | —                |
| 45.0         | R/W-0             | U-0               | R/W-0             | U-0               | U-0               | U-0               | U-0              | U-0              |
| 15:8         | ON                | _                 | SIDL              | —                 | —                 | —                 | —                | —                |
| 7.0          | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 7:0          | _                 | _                 | _                 | _                 | _                 |                   | _                | _                |

# **REGISTER 11-3:** CNCONX: CHANGE NOTICE CONTROL FOR PORTX REGISTER (X = A, B, C)

## Legend:

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |  |  |
|-------------------|------------------|------------------------------------|--------------------|--|--|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |  |

#### bit 31-16 **Unimplemented:** Read as '0'

- bit 15 **ON:** Change Notice (CN) Control ON bit
  - 1 = CN is enabled
  - 0 = CN is disabled
- bit 14 Unimplemented: Read as '0'
- bit 13 **SIDL:** Stop in Idle Control bit
  - 1 = CPU Idle Mode halts CN operation
  - 0 = CPU Idle does not affect CN operation
- bit 12-0 Unimplemented: Read as '0'

# 12.0 TIMER1

- Note 1: This data sheet summarizes the features of the PIC32MX1XX/2XX family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to **Section 14. "Timers"** (DS61105) in the *"PIC32 Family Reference Manual"*, which is available from the Microchip web site (www.microchip.com/PIC32).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

This family of PIC32 devices features one synchronous/asynchronous 16-bit timer that can operate as a free-running interval timer for various timing applications and counting external events. This timer can also be used with the Low-Power Secondary Oscillator (Sosc) for Real-Time Clock (RTC) applications. The following modes are supported:

- Synchronous Internal Timer
- Synchronous Internal Gated Timer
- · Synchronous External Timer
- Asynchronous External Timer

# 12.1 Additional Supported Features

- Selectable clock prescaler
- Timer operation during CPU Idle and Sleep mode
- Fast bit manipulation using CLR, SET and INV registers
- Asynchronous mode can be used with the Sosc to function as a Real-Time Clock (RTC)



# FIGURE 12-1: TIMER1 BLOCK DIAGRAM<sup>(1)</sup>

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 21.24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31:24        |                   | —                 | -                 | -                 | —                 | -                 | -                | _                |
| 23:16        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23.10        | —                 | —                 | —                 | -                 | —                 | -                 | -                | —                |
| 45.0         | R/W-0             | U-0               | R/W-0             | R/W-0             | R-0               | U-0               | U-0              | U-0              |
| 15:8         | ON <sup>(1)</sup> | —                 | SIDL              | TWDIS             | TWIP              | _                 | _                | —                |
| 7:0          | R/W-0             | U-0               | R/W-0             | R/W-0             | U-0               | R/W-0             | R/W-0            | U-0              |
| 7:0          | TGATE             | _                 | TCKPS             | S<1:0>            | _                 | TSYNC             | TCS              | _                |

#### REGISTER 12-1: T1CON: TYPE A TIMER CONTROL REGISTER

#### Legend:

| R = Readable bit W = Writable bit |                  | U = Unimplemented bit, read as '0' |                    |  |  |
|-----------------------------------|------------------|------------------------------------|--------------------|--|--|
| -n = Value at POR                 | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |  |

#### bit 31-16 Unimplemented: Read as '0'

- bit 15 **ON:** Timer On bit<sup>(1)</sup>
  - 1 = Timer is enabled
  - 0 = Timer is disabled
- bit 14 Unimplemented: Read as '0'
- bit 13 **SIDL:** Stop in Idle Mode bit
  - 1 = Discontinue operation when device enters Idle mode
  - 0 = Continue operation even in Idle mode
- bit 12 **TWDIS:** Asynchronous Timer Write Disable bit
  - 1 = Writes to TMR1 are ignored until pending write operation completes
  - 0 = Back-to-back writes are enabled (Legacy Asynchronous Timer functionality)
- bit 11 **TWIP:** Asynchronous Timer Write in Progress bit
  - In Asynchronous Timer mode:
    - 1 =Asynchronous write to TMR1 register in progress
    - 0 = Asynchronous write to TMR1 register complete

In Synchronous Timer mode:

This bit is read as '0'.

- bit 10-8 Unimplemented: Read as '0'
- bit 7 **TGATE:** Timer Gated Time Accumulation Enable bit
  - When TCS = 1:

This bit is ignored.

When TCS = 0:

- 1 = Gated time accumulation is enabled
- 0 = Gated time accumulation is disabled
- bit 6 Unimplemented: Read as '0'
- bit 5-4 TCKPS<1:0>: Timer Input Clock Prescale Select bits
  - 11 = 1:256 prescale value
  - 10 = 1:64 prescale value
  - 01 = 1:8 prescale value
  - 00 = 1:1 prescale value
- **Note 1:** When using 1:1 PBCmLK divisor, the user's software should not read/write the peripheral SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit.

## REGISTER 12-1: T1CON: TYPE A TIMER CONTROL REGISTER (CONTINUED)

- bit 3 Unimplemented: Read as '0'
- bit 2 **TSYNC:** Timer External Clock Input Synchronization Selection bit <u>When TCS = 1:</u> 1 = External clock input is synchronized 0 = External clock input is not synchronized <u>When TCS = 0:</u> This bit is ignored.
- bit 1 **TCS:** Timer Clock Source Select bit 1 = External clock from TxCKI pin 0 = Internal peripheral clock
- bit 0 Unimplemented: Read as '0'
- **Note 1:** When using 1:1 PBCmLK divisor, the user's software should not read/write the peripheral SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit.

# PIC32MX1XX/2XX

NOTES:

# 13.0 TIMER2/3, TIMER4/5

- Note 1: This data sheet summarizes the features of the PIC32MX1XX/2XX family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 14. "Timers" (DS61105) of the "PIC32 Family Reference Manual", which is available from the Microchip web site (www.microchip.com/PIC32).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

This family of PIC32 devices features four synchronous 16-bit timers (default) that can operate as a freerunning interval timer for various timing applications and counting external events. The following modes are supported:

- Synchronous internal 16-bit timer
- Synchronous internal 16-bit gated timer
- · Synchronous external 16-bit timer

Two 32-bit synchronous timers are available by combining Timer2 with Timer3 and Timer4 with Timer5. The 32-bit timers can operate in three modes:

- · Synchronous internal 32-bit timer
- · Synchronous internal 32-bit gated timer
- · Synchronous external 32-bit timer

Note: In this chapter, references to registers, TxCON, TMRx and PRx, use 'x' to represent Timer2 through 5 in 16-bit modes. In 32-bit modes, 'x' represents Timer2 or 4; 'y' represents Timer3 or 5.

# 13.1 Additional Supported Features

- · Selectable clock prescaler
- Timers operational during CPU idle
- Time base for Input Capture and Output Compare modules (Timer2 and Timer3 only)
- ADC event trigger (Timer3 only)
- Fast bit manipulation using CLR, SET and INV registers





# PIC32MX1XX/2XX

TxCK



#### TIMER2/3, 4/5 BLOCK DIAGRAM (32-BIT)<sup>(1)</sup> **FIGURE 13-2:**

∖з TCKPS Note 1: In this diagram, the use of 'x' in registers, TxCON, TMRx, PRx and TxCK, refers to either Timer2 or Timer4; the use of 'y' in registers, TyCON, TMRy, PRy, TyIF, refers to either Timer3 or Timer5. 2: ADC event trigger is available only on the Timer2/3 pair.

PBCLK

Gate

Sync

x 1

10

00

Prescaler

1, 2, 4, 8, 16,

32, 64, 256

| Bit<br>Range | Bit<br>31/23/15/7    | Bit<br>30/22/14/6 | Bit<br>29/21/13/5       | Bit<br>28/20/12/4 | Bit<br>27/19/11/3  | Bit<br>26/18/10/2 | Bit<br>25/17/9/1   | Bit<br>24/16/8/0 |
|--------------|----------------------|-------------------|-------------------------|-------------------|--------------------|-------------------|--------------------|------------------|
| 31:24        | U-0                  | U-0               | U-0                     | U-0               | U-0                | U-0               | U-0                | U-0              |
|              | —                    | —                 | -                       | -                 | _                  | -                 | _                  | _                |
| 00.40        | U-0                  | U-0               | U-0                     | U-0               | U-0                | U-0               | U-0                | U-0              |
| 23:16        | —                    | —                 | -                       | -                 | _                  | -                 | _                  | _                |
| 45.0         | R/W-0                | U-0               | R/W-0                   | U-0               | U-0                | U-0               | U-0                | U-0              |
| 15:8         | ON <sup>(1,3)</sup>  | —                 | SIDL <sup>(4)</sup>     | _                 | _                  | _                 | _                  | —                |
| 7:0          | R/W-0                | R/W-0             | R/W-0                   | R/W-0             | R/W-0              | U-0               | R/W-0              | U-0              |
|              | TGATE <sup>(3)</sup> | Т                 | CKPS<2:0> <sup>(3</sup> | 3)                | T32 <sup>(2)</sup> |                   | TCS <sup>(3)</sup> | _                |

#### REGISTER 13-1: TXCON: TYPE B TIMER CONTROL REGISTER

#### Legend:

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, r | ead as '0'         |
|-------------------|------------------|--------------------------|--------------------|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared     | x = Bit is unknown |

#### bit 31-16 Unimplemented: Read as '0'

- bit 15 **ON:** Timer On bit<sup>(1,3)</sup>
  - 1 = Module is enabled
  - 0 = Module is disabled

#### bit 14 Unimplemented: Read as '0'

### bit 13 SIDL: Stop in Idle Mode bit<sup>(4)</sup>

1 = Discontinue operation when device enters Idle mode0 = Continue operation even in Idle mode

#### bit 12-8 Unimplemented: Read as '0'

bit 7 **TGATE:** Timer Gated Time Accumulation Enable bit<sup>(3)</sup>

When TCS = 1:

This bit is ignored and is read as '0'.

#### When TCS = 0:

1 = Gated time accumulation is enabled

0 = Gated time accumulation is disabled

## bit 6-4 **TCKPS<2:0>:** Timer Input Clock Prescale Select bits<sup>(3)</sup>

- 111 = 1:256 prescale value
- 110 = 1:64 prescale value
- 101 = 1:32 prescale value
- 100 = 1:16 prescale value
- 011 = 1:8 prescale value
- 010 = 1:4 prescale value
- 001 = 1:2 prescale value
- 000 = 1:1 prescale value

# **Note 1:** When using 1:1 PBCLK divisor, the user's software should not read/write the peripheral SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit.

- **2:** This bit is available only on even numbered timers (Timer2 and Timer4).
- **3:** While operating in 32-bit mode, this bit has no effect for odd numbered timers (Timer1, Timer3, and Timer5). All timer functions are set through the even numbered timers.
- 4: While operating in 32-bit mode, this bit must be cleared on odd numbered timers to enable the 32-bit timer in Idle mode.

© 2011-2012 Microchip Technology Inc.

## REGISTER 13-1: TXCON: TYPE B TIMER CONTROL REGISTER (CONTINUED)

- bit 3 T32: 32-Bit Timer Mode Select bit<sup>(2)</sup>
  - 1 = Odd numbered and even numbered timers form a 32-bit timer
  - 0 = Odd numbered and even numbered timers form a separate 16-bit timer
- bit 2 Unimplemented: Read as '0'
- bit 1 TCS: Timer Clock Source Select bit<sup>(3)</sup>
  - 1 = External clock from TxCK pin
  - 0 = Internal peripheral clock
- bit 0 Unimplemented: Read as '0'
- **Note 1:** When using 1:1 PBCLK divisor, the user's software should not read/write the peripheral SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit.
  - 2: This bit is available only on even numbered timers (Timer2 and Timer4).
  - **3:** While operating in 32-bit mode, this bit has no effect for odd numbered timers (Timer1, Timer3, and Timer5). All timer functions are set through the even numbered timers.
  - 4: While operating in 32-bit mode, this bit must be cleared on odd numbered timers to enable the 32-bit timer in Idle mode.

# 14.0 INPUT CAPTURE

- Note 1: This data sheet summarizes the features of the PIC32MX1XX/2XX family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 15. "Input Capture" (DS61122) of the "PIC32 Family Reference Manual", which is available from the Microchip web site (www.microchip.com/PIC32).
  - Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The Input Capture module is useful in applications requiring frequency (period) and pulse measurement.

The Input Capture module captures the 16-bit or 32-bit value of the selected Time Base registers when an event occurs at the ICx pin. The following events cause capture events:

- 1. Simple capture event modes
  - Capture timer value on every falling edge of input at ICx pin
  - Capture timer value on every rising edge of input at ICx pin
- 2. Capture timer value on every edge (rising and falling)
- 3. Capture timer value on every edge (rising and falling), specified edge first.
- 4. Prescaler capture event modes
  - Capture timer value on every 4th rising edge of input at ICx pin
  - Capture timer value on every 16th rising edge of input at ICx pin

Each input capture channel can select between one of two 16-bit timers (Timer2 or Timer3) for the time base, or two 16-bit timers (Timer2 and Timer3) together to form a 32-bit timer. The selected timer can use either an internal or external clock.

Other operational features include:

- Device wake-up from capture pin during CPU Sleep and Idle modes
- · Interrupt on input capture event
- 4-word FIFO buffer for capture values Interrupt optionally generated after 1, 2, 3 or 4 buffer locations are filled
- Input capture can also be used to provide additional sources of external interrupts



| Bit Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|-----------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 31:24     | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
|           | _                 | —                 | _                 | _                 | _                 | _                 | _                |                  |
| 00.40     | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23:16     | _                 | —                 | _                 | —                 | —                 | _                 | _                | _                |
| 45.0      | R/W-0             | U-0               | R/W-0             | U-0               | U-0               | U-0               | R/W-0            | R/W-0            |
| 15:8      | ON <sup>(1)</sup> | —                 | SIDL              | —                 | —                 | _                 | FEDGE            | C32              |
| 7:0       | R/W-0             | R/W-0             | R/W-0             | R-0               | R-0               | R/W-0             | R/W-0            | R/W-0            |
|           | ICTMR             | ICI<              | 1:0>              | ICOV              | ICBNE             |                   | ICM<2:0>         |                  |

# REGISTER 14-1: ICXCON: INPUT CAPTURE X CONTROL REGISTER

# Legend:

| R = Readable bit                           | W = Writable bit | U = Unimplemented bit |                  |
|--------------------------------------------|------------------|-----------------------|------------------|
| -n = Bit Value at POR: ('0', '1', x = unkn | own)             | P = Programmable bit  | r = Reserved bit |

| bit 31-16 | Unimplemented: Read as '0'                                                                             |
|-----------|--------------------------------------------------------------------------------------------------------|
| bit 15    | ON: Input Capture Module Enable bit <sup>(1)</sup>                                                     |
|           | 1 = Module enabled                                                                                     |
|           | 0 = Disable and reset module, disable clocks, disable interrupt generation and allow SFR modifications |
| bit 14    | Unimplemented: Read as '0'                                                                             |
| bit 13    | SIDL: Stop in Idle Control bit                                                                         |
|           | 1 = Halt in CPU Idle mode                                                                              |
|           | 0 = Continue to operate in CPU Idle mode                                                               |
| bit 12-10 | Unimplemented: Read as '0'                                                                             |
| bit 9     | <b>FEDGE:</b> First Capture Edge Select bit (only used in mode 6, ICM<2:0> = 110)                      |
|           | <ul> <li>1 = Capture rising edge first</li> <li>0 = Capture falling edge first</li> </ul>              |
| bit 8     | C32: 32-bit Capture Select bit                                                                         |
|           | <ul> <li>1 = 32-bit timer resource capture</li> <li>0 = 16-bit timer resource capture</li> </ul>       |
| bit 7     | ICTMR: Timer Select bit (Does not affect timer selection when C32 (ICxCON<8>) is '1')                  |
|           | 0 = Timer3 is the counter source for capture                                                           |
|           | 1 = Timer2 is the counter source for capture                                                           |
| bit 6-5   | ICI<1:0>: Interrupt Control bits                                                                       |
|           | 11 = Interrupt on every fourth capture event                                                           |
|           | 10 = Interrupt on every third capture event                                                            |
|           | 01 = Interrupt on every second capture event<br>00 = Interrupt on every capture event                  |
| bit 4     | ICOV: Input Capture Overflow Status Flag bit (read-only)                                               |
|           | 1 = Input capture overflow occurred                                                                    |
|           | 0 = No input capture overflow occurred                                                                 |
| bit 3     | ICBNE: Input Capture Buffer Not Empty Status bit (read-only)                                           |
|           | 1 = Input capture buffer is not empty; at least one more capture value can be read                     |
|           | 0 = Input capture buffer is empty                                                                      |

**Note 1:** When using 1:1 PBCLK divisor, the user's software should not read/write the peripheral's SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit.

## **REGISTER 14-1:** ICXCON: INPUT CAPTURE X CONTROL REGISTER (CONTINUED)

- bit 2-0 ICM<2:0>: Input Capture Mode Select bits
  - 111 = Interrupt-Only mode (only supported while in Sleep mode or Idle mode)
  - 110 = Simple Capture Event mode every edge, specified edge first and every edge thereafter
  - 101 = Prescaled Capture Event mode every sixteenth rising edge
  - 100 = Prescaled Capture Event mode every fourth rising edge
  - 011 = Simple Capture Event mode every rising edge
  - 010 = Simple Capture Event mode every falling edge
  - 001 = Edge Detect mode every edge (rising and falling)
  - 000 = Input Capture module is disabled
- **Note 1:** When using 1:1 PBCLK divisor, the user's software should not read/write the peripheral's SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit.

# PIC32MX1XX/2XX

NOTES:

# 15.0 OUTPUT COMPARE

- Note 1: This data sheet summarizes the features of the PIC32MX1XX/2XX family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 16. "Output Compare" (DS61111) in the "PIC32 Family Reference Manual", which is available from the Microchip web site (www.microchip.com/PIC32).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The Output Compare module (OCMP) is used to generate a single pulse or a train of pulses in response to selected time base events. For all modes of operation, the OCMP module compares the values stored in the OCxR and/or the OCxRS registers to the value in the selected timer. When a match occurs, the OCMP module generates an event based on the selected mode of operation.

The following are some of the key features:

- · Multiple Output Compare Modules in a device
- Programmable interrupt generation on compare event
- · Single and Dual Compare modes
- Single and continuous output pulse generation
- Pulse-Width Modulation (PWM) mode
- Hardware-based PWM Fault detection and automatic output disable
- Programmable selection of 16-bit or 32-bit time bases
- Can operate from either of two available 16-bit time bases or a single 32-bit time base

# FIGURE 15-1: OUTPUT COMPARE MODULE BLOCK DIAGRAM



| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4    | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|----------------------|-------------------|-------------------|------------------|------------------|
| 24.04        | U-0               | U-0               | U-0               | U-0                  | U-0               | U-0               | U-0              | U-0              |
| 31:24        | _                 | _                 | _                 | -                    | —                 | _                 | —                | —                |
| 00.40        | U-0               | U-0               | U-0               | U-0                  | U-0               | U-0               | U-0              | U-0              |
| 23:16        | _                 | _                 | -                 | -                    | —                 | _                 | —                | —                |
| 45.0         | R/W-0             | U-0               | R/W-0             | U-0                  | U-0               | U-0               | U-0              | U-0              |
| 15:8         | 0N <sup>(1)</sup> | _                 | SIDL              | _                    | —                 | _                 | —                | _                |
| 7.0          | U-0               | U-0               | R/W-0             | R-0                  | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
| 7:0          | _                 | _                 | OC32              | OCFLT <sup>(2)</sup> | OCTSEL            |                   | OCM<2:0>         |                  |

### REGISTER 15-1: OCxCON: OUTPUT COMPARE 'x' CONTROL REGISTER

## Legend:

| - 5               |                  |                          |                    |
|-------------------|------------------|--------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, r | ead as '0'         |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared     | x = Bit is unknown |

#### bit 31-16 Unimplemented: Read as '0'

- bit 15 **ON:** Output Compare Peripheral On bit<sup>(1)</sup>
  - 1 = Output Compare peripheral is enabled
    - 0 = Output Compare peripheral is disabled
- bit 14 Unimplemented: Read as '0'
- bit 13 **SIDL:** Stop in Idle Mode bit
  - 1 = Discontinue operation when CPU enters Idle mode
  - 0 = Continue operation in Idle mode
- bit 12-6 Unimplemented: Read as '0'
- bit 5 **OC32:** 32-bit Compare Mode bit
  - 1 = OCxR<31:0> and/or OCxRS<31:0> are used for comparisions to the 32-bit timer source
  - 0 = OCxR<15:0> and OCxRS<15:0> are used for comparisons to the 16-bit timer source
- bit 4 OCFLT: PWM Fault Condition Status bit<sup>(2)</sup>
  - 1 = PWM Fault condition has occurred (cleared in HW only)
  - 0 = No PWM Fault condition has occurred
- bit 3 **OCTSEL:** Output Compare Timer Select bit
  - 1 = Timer3 is the clock source for this OCMP module
    - 0 = Timer2 is the clock source for this OCMP module
- bit 2-0 OCM<2:0>: Output Compare Mode Select bits
  - 111 = PWM mode on OCx; Fault pin enabled
    - 110 = PWM mode on OCx; Fault pin disabled
    - 101 = Initialize OCx pin low; generate continuous output pulses on OCx pin
    - 100 = Initialize OCx pin low; generate single output pulse on OCx pin
    - 011 = Compare event toggles OCx pin
    - 010 = Initialize OCx pin high; compare event forces OCx pin low
    - 001 = Initialize OCx pin low; compare event forces OCx pin high
    - 000 = Output compare peripheral is disabled but continues to draw current

# **Note 1:** When using 1:1 PBCLK divisor, the user's software should not read/write the peripheral's SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit.

2: This bit is only used when OCM<2:0> = '111'. It is read as '0' in all other modes.

# 16.0 SERIAL PERIPHERAL INTERFACE (SPI)

- Note 1: This data sheet summarizes the features of the PIC32MX1XX/2XX family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 23. "Serial Peripheral Interface (SPI)" (DS61106) in the "PIC32 Family Reference Manual", which is available from the Microchip web site (www.microchip.com/PIC32).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The SPI module is a synchronous serial interface that is useful for communicating with external peripherals and other microcontroller devices. These peripheral devices may be Serial EEPROMs, Shift registers, display drivers, Analog-to-Digital Converters (ADC), etc. The PIC32 SPI module is compatible with Motorola<sup>®</sup> SPI and SIOP interfaces.

Some of the key features of the SPI module are:

- · Master and Slave modes support
- Four different clock formats
- · Enhanced Framed SPI protocol support
- User-configurable 8-bit, 16-bit and 32-bit data width
- · Separate SPI FIFO buffers for receive and transmit
  - FIFO buffers act as 4/8/16-level deep FIFOs based on 32/16/8-bit data width
- Programmable interrupt event on every 8-bit, 16-bit and 32-bit data transfer
- · Operation during CPU Sleep and Idle mode
- · Audio Codec Support:
  - I<sup>2</sup>S protocol
  - Left-justified
  - Right-justified
  - PCM

# FIGURE 16-1: SPI MODULE BLOCK DIAGRAM



| Bit<br>Range     | Bit<br>31/23/15/7                                                                                                                             | Bit<br>30/22/14/6                                                                                                                             | Bit<br>29/21/13/5                                                                            | Bit<br>28/20/12/4                                                                           | Bit<br>27/19/11/3                                                                | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0     |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|-------------------|------------------|----------------------|
| 21.24            | R/W-0                                                                                                                                         | R/W-0                                                                                                                                         | R/W-0                                                                                        | R/W-0                                                                                       | R/W-0                                                                            | R/W-0             | R/W-0            | R/W-0                |
| 31:24            | FRMEN                                                                                                                                         | FRMSYNC                                                                                                                                       | FRMPOL                                                                                       | MSSEN                                                                                       | FRMSYPW                                                                          | F                 | RMCNT<2:0        | )>                   |
| 23:16            | R/W-0                                                                                                                                         | U-0                                                                                                                                           | U-0                                                                                          | U-0                                                                                         | U-0                                                                              | U-0               | R/W-0            | R/W-0                |
| 23.10            | MCLKSEL <sup>(2)</sup>                                                                                                                        |                                                                                                                                               |                                                                                              |                                                                                             | —                                                                                | _                 | SPIFE            | ENHBUF <sup>(2</sup> |
| 15:8             | R/W-0                                                                                                                                         | U-0                                                                                                                                           | R/W-0                                                                                        | R/W-0                                                                                       | R/W-0                                                                            | R/W-0             | R/W-0            | R/W-0                |
| 10.0             | ON <sup>(1)</sup>                                                                                                                             | —                                                                                                                                             | SIDL                                                                                         | DISSDO                                                                                      | MODE32                                                                           | MODE16            | SMP              | CKE <sup>(3)</sup>   |
| 7:0              | R/W-0                                                                                                                                         | R/W-0                                                                                                                                         | R/W-0                                                                                        | R/W-0                                                                                       | R/W-0                                                                            | R/W-0             | R/W-0            | R/W-0                |
| 1.0              | SSEN                                                                                                                                          | CKP                                                                                                                                           | MSTEN                                                                                        | DISSDI                                                                                      | STXISE                                                                           | EL<1:0>           | SRXIS            | EL<1:0>              |
| Logondi          |                                                                                                                                               |                                                                                                                                               |                                                                                              |                                                                                             |                                                                                  |                   |                  |                      |
| Legend:          |                                                                                                                                               |                                                                                                                                               |                                                                                              |                                                                                             |                                                                                  |                   |                  |                      |
| R = Read         |                                                                                                                                               |                                                                                                                                               | W = Writable                                                                                 |                                                                                             |                                                                                  | mented bit, re    |                  |                      |
| -n = Valu        | e at POR                                                                                                                                      |                                                                                                                                               | '1' = Bit is se                                                                              | et                                                                                          | '0' = Bit is cle                                                                 | ared              | x = Bit is un    | known                |
| bit 31<br>bit 30 | 0 = Framed S                                                                                                                                  | SPI support is<br>SPI support is                                                                                                              | enabled (SS<br>disabled                                                                      | -                                                                                           | s FSYNC input                                                                    |                   | de only)         |                      |
| Dit 30           | 1 = Frame sy<br>0 = Frame sy                                                                                                                  | /nc pulse inpu                                                                                                                                | ut (Slave mod                                                                                | e)                                                                                          |                                                                                  |                   | de only)         |                      |
| bit 29           | FRMPOL: Fra<br>1 = Frame pu<br>0 = Frame pu                                                                                                   | ulse is active-                                                                                                                               | high                                                                                         | ned SPI mod                                                                                 | e only)                                                                          |                   |                  |                      |
| bit 28           |                                                                                                                                               | ect SPI suppo<br>ode. Polarity                                                                                                                | ort enabled. T                                                                               | he $\overline{SS}$ pin is a by the FRM                                                      | automatically o<br>POL bit.                                                      | driven during t   | transmission     | in                   |
| bit 27           | <b>FRMSYPW:</b> F<br>1 = Frame sy<br>0 = Frame sy                                                                                             | Frame Sync F<br>nc pulse is or                                                                                                                | Pulse Width b<br>ne character v                                                              | it                                                                                          |                                                                                  |                   |                  |                      |
| bit 26-24        | FRMCNT<2:(<br>pulse. This bit<br>111 = Reserv<br>110 = Reserv<br>101 = Genera<br>010 = Genera<br>011 = Genera<br>010 = Genera<br>001 = Genera | t is only valid<br>ved; do not us<br>ved; do not us<br>ate a frame sy<br>ate a frame sy<br>ate a frame sy<br>ate a frame sy<br>ate a frame sy | in FRAMED_<br>e<br>e<br>ync pulse on e<br>ync pulse on e<br>ync pulse on e<br>ync pulse on e | SYNC mode<br>every 32 data<br>every 16 data<br>every 8 data<br>every 4 data<br>every 2 data | characters<br>characters<br>characters<br>characters<br>characters<br>characters | nber of data o    | characters tra   | ansmitted pe         |
| bit 23           | MCLKSEL: M<br>1 = REFCLK<br>0 = PBCLK is                                                                                                      | is used by the                                                                                                                                | e Baud Rate                                                                                  |                                                                                             |                                                                                  |                   |                  |                      |
| bit 22-18        | Unimplemen                                                                                                                                    |                                                                                                                                               |                                                                                              |                                                                                             |                                                                                  |                   |                  |                      |
| bit 17           | -                                                                                                                                             | e Sync Pulse<br>/nchronizatior                                                                                                                | Edge Select<br>n pulse coinci                                                                | des with the f                                                                              |                                                                                  | )                 |                  |                      |
| Note 1:          |                                                                                                                                               |                                                                                                                                               |                                                                                              |                                                                                             | are should not<br>ion that clears                                                |                   |                  | al's SFRs in         |
| 2:               | This bit can c                                                                                                                                | only be writter                                                                                                                               | n when the O                                                                                 | <b>N bit =</b> 0.                                                                           |                                                                                  |                   |                  |                      |
|                  |                                                                                                                                               |                                                                                                                                               |                                                                                              |                                                                                             | محمام براما بمحم                                                                 |                   |                  |                      |

| REGIS    | TER 16-1: SPIxCON: SPI CONTROL REGISTER (CONTINUED)                                                                                                     |                               |  |  |  |  |  |  |  |  |
|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|--|--|--|--|--|--|--|--|
| bit 16   | ENHBUF: Enhanced Buffer Enable bit <sup>(2)</sup>                                                                                                       |                               |  |  |  |  |  |  |  |  |
|          | 1 = Enhanced Buffer mode is enabled                                                                                                                     |                               |  |  |  |  |  |  |  |  |
|          | 0 = Enhanced Buffer mode is disabled                                                                                                                    |                               |  |  |  |  |  |  |  |  |
| bit 15   | ON: SPI Peripheral On bit <sup>(1)</sup>                                                                                                                |                               |  |  |  |  |  |  |  |  |
|          | 0 = SPI Peripheral is disabled                                                                                                                          | 1 = SPI Peripheral is enabled |  |  |  |  |  |  |  |  |
| bit 14   | Unimplemented: Read as '0'                                                                                                                              |                               |  |  |  |  |  |  |  |  |
| bit 13   | SIDL: Stop in Idle Mode bit                                                                                                                             |                               |  |  |  |  |  |  |  |  |
| bit 10   | 1 = Discontinue operation when CPU enters in Idle mode                                                                                                  |                               |  |  |  |  |  |  |  |  |
|          | 0 = Continue operation in Idle mode                                                                                                                     |                               |  |  |  |  |  |  |  |  |
| bit 12   | DISSDO: Disable SDOx pin bit                                                                                                                            |                               |  |  |  |  |  |  |  |  |
|          | 1 = SDOx pin is not used by the module. Pin is controlled by associated PORT register                                                                   |                               |  |  |  |  |  |  |  |  |
|          | 0 = SDOx pin is controlled by the module                                                                                                                |                               |  |  |  |  |  |  |  |  |
| bit 11-1 | 0 MODE<32,16>: 32/16-Bit Communication Select bits                                                                                                      |                               |  |  |  |  |  |  |  |  |
|          | When AUDEN = 1:                                                                                                                                         |                               |  |  |  |  |  |  |  |  |
|          | MODE32 MODE16 Communication<br>1 1 24-bit Data, 32-bit FIFO, 32-bit Channel/64-bit Frame                                                                |                               |  |  |  |  |  |  |  |  |
|          | 1 0 32-bit Data, 32-bit FIFO, 32-bit Channel/64-bit Frame                                                                                               |                               |  |  |  |  |  |  |  |  |
|          | 0 1 16-bit Data, 16-bit FIFO, 32-bit Channel/64-bit Frame                                                                                               |                               |  |  |  |  |  |  |  |  |
|          | 0 0 16-bit Data, 16-bit FIFO, 16-bit Channel/32-bit Frame                                                                                               |                               |  |  |  |  |  |  |  |  |
|          |                                                                                                                                                         |                               |  |  |  |  |  |  |  |  |
|          | When AUDEN = 0:                                                                                                                                         |                               |  |  |  |  |  |  |  |  |
|          | MODE32 MODE16 Communication                                                                                                                             |                               |  |  |  |  |  |  |  |  |
|          | 1 x <b>32-bit</b><br>0 1 <b>16-bit</b>                                                                                                                  |                               |  |  |  |  |  |  |  |  |
|          | $\begin{array}{c} 0 \\ 0 \\ 0 \\ \end{array} $                                                                                                          |                               |  |  |  |  |  |  |  |  |
| bit 9    | SMP: SPI Data Input Sample Phase bit                                                                                                                    |                               |  |  |  |  |  |  |  |  |
|          | Master mode (MSTEN = 1):                                                                                                                                |                               |  |  |  |  |  |  |  |  |
|          | 1 = Input data sampled at end of data output time                                                                                                       |                               |  |  |  |  |  |  |  |  |
|          | 0 = Input data sampled at middle of data output time                                                                                                    |                               |  |  |  |  |  |  |  |  |
|          | <u>Slave mode (MSTEN = 0):</u><br>SMP value is ignored when SPI is used in Slave mode. The module always uses SMP = 0.                                  |                               |  |  |  |  |  |  |  |  |
| bit 8    | CKE: SPI Clock Edge Select bit <sup>(3)</sup>                                                                                                           |                               |  |  |  |  |  |  |  |  |
|          | 1 = Serial output data changes on transition from active clock state to Idle clock state (see CKP bit)                                                  |                               |  |  |  |  |  |  |  |  |
|          | 0 = Serial output data changes on transition from Idle clock state to active clock state (see CKP bit)                                                  |                               |  |  |  |  |  |  |  |  |
| bit 7    | SSEN: Slave Select Enable (Slave mode) bit                                                                                                              |                               |  |  |  |  |  |  |  |  |
|          | $1 = \frac{SSx}{SSx}$ pin used for Slave mode                                                                                                           |                               |  |  |  |  |  |  |  |  |
| hit C    | 0 = SSx pin not used for Slave mode, pin controlled by port function.                                                                                   |                               |  |  |  |  |  |  |  |  |
| bit 6    | <b>CKP:</b> Clock Polarity Select bit<br>1 = Idle state for clock is a high level; active state is a low level                                          |                               |  |  |  |  |  |  |  |  |
|          | 0 = Idle state for clock is a low level; active state is a high level                                                                                   |                               |  |  |  |  |  |  |  |  |
| bit 5    | MSTEN: Master Mode Enable bit                                                                                                                           |                               |  |  |  |  |  |  |  |  |
|          | 1 = Master mode                                                                                                                                         |                               |  |  |  |  |  |  |  |  |
|          | 0 = Slave mode                                                                                                                                          |                               |  |  |  |  |  |  |  |  |
| bit 4    | DISSDI: Disable SDI bit                                                                                                                                 |                               |  |  |  |  |  |  |  |  |
|          | <ul> <li>1 = SDI pin is not used by the SPI module (pin is controlled by PORT function)</li> <li>0 = SDI pin is controlled by the SPI module</li> </ul> |                               |  |  |  |  |  |  |  |  |
|          |                                                                                                                                                         |                               |  |  |  |  |  |  |  |  |
| Note 1   | : When using the 1:1 PBCLK divisor, the user's software should not read or write the peripheral's SFRs in                                               |                               |  |  |  |  |  |  |  |  |
|          | the SYSCLK cycle immediately following the instruction that clears the module's ON bit.                                                                 |                               |  |  |  |  |  |  |  |  |
| 2        | <b>P:</b> This bit can only be written when the ON bit = 0.                                                                                             |                               |  |  |  |  |  |  |  |  |
| 3        | This bit is not used in the Framed SPI mode. The user should program this bit to '0' for the Framed SPI                                                 |                               |  |  |  |  |  |  |  |  |
|          | mode (FRMEN = 1).                                                                                                                                       |                               |  |  |  |  |  |  |  |  |

## REGISTER 16-1: SPIxCON: SPI CONTROL REGISTER (CONTINUED)

- bit 3-2 STXISEL<1:0>: SPI Transmit Buffer Empty Interrupt Mode bits
  - 11 = Interrupt is generated when the buffer is not full (has one or more empty elements)
    - 10 = Interrupt is generated when the buffer is empty by one-half or more
    - 01 = Interrupt is generated when the buffer is completely empty
    - 00 = Interrupt is generated when the last transfer is shifted out of SPISR and transmit operations are complete
- bit 1-0 SRXISEL<1:0>: SPI Receive Buffer Full Interrupt Mode bits
  - 11 = Interrupt is generated when the buffer is full
  - 10 = Interrupt is generated when the buffer is full by one-half or more
  - 01 = Interrupt is generated when the buffer is not empty
  - 00 = Interrupt is generated when the last word in the receive buffer is read (i.e., buffer is empty)
- **Note 1:** When using the 1:1 PBCLK divisor, the user's software should not read or write the peripheral's SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit.
  - **2:** This bit can only be written when the ON bit = 0.
  - **3:** This bit is not used in the Framed SPI mode. The user should program this bit to '0' for the Framed SPI mode (FRMEN = 1).

| Bit<br>Range | Bit<br>31/23/15/7    | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3        | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0        |  |
|--------------|----------------------|-------------------|-------------------|-------------------|--------------------------|-------------------|------------------|-------------------------|--|
| 21.24        | U-0                  | U-0               | U-0               | U-0               | U-0                      | U-0               | U-0              | U-0                     |  |
| 31:24        | —                    |                   | —                 | —                 | —                        | —                 | —                | —                       |  |
| 23:16        | U-0                  | U-0               | U-0               | U-0               | U-0                      | U-0               | U-0              | U-0                     |  |
| 23.10        | —                    |                   | —                 | —                 | —                        | —                 | —                | —                       |  |
| 45.0         | R/W-0                | U-0               | U-0               | R/W-0             | R/W-0                    | R/W-0             | R/W-0            | R/W-0                   |  |
| 15:8         | SPISGNEXT            |                   | _                 | FRMERREN          | SPIROVEN                 | SPITUREN          | IGNROV           | IGNTUR                  |  |
| 7:0          | R/W-0                | U-0               | U-0               | U-0               | R/W-0                    | U-0               | R/W-0            | R/W-0                   |  |
| 7:0          | AUDEN <sup>(1)</sup> |                   |                   |                   | AUDMONO <sup>(1,2)</sup> |                   | AUDMOD           | )<1:0> <sup>(1,2)</sup> |  |

#### REGISTER 16-2: SPIxCON2: SPI CONTROL REGISTER 2

#### Legend:

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | l as '0'           |
|-------------------|------------------|-----------------------------|--------------------|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

| bit 31-16 | Unimplemented: Read as '0 | )' |
|-----------|---------------------------|----|
|-----------|---------------------------|----|

- bit 15 **SPISGNEXT:** Sign Extend Read Data from the RX FIFO bit
  - 1 = Data from RX FIFO is sign extended
  - 0 = Data from RX FIFO is not sign extened
- bit 14-13 Unimplemented: Read as '0'
- bit 12 **FRMERREN:** Enable Interrupt Events via FRMERR bit
  - 1 = Frame Error overflow generates error events
  - 0 = Frame Error does not generate error events
- bit 11 SPIROVEN: Enable Interrupt Events via SPIROV bit
  - 1 = Receive overflow generates error events
  - 0 = Receive overflow does not generate error events
- bit 10 SPITUREN: Enable Interrupt Events via SPITUR bit
  - 1 = Transmit Underrun Generates Error Events
  - 0 = Transmit Underrun Does Not Generates Error Events
- bit 9 IGNROV: Ignore Receive Overflow bit (for Audio Data Transmissions)
  - 1 = A ROV is not a critical error; during ROV data in the fifo is not overwritten by receive data
    - 0 = A ROV is a critical error which stop SPI operation
- bit 8 IGNTUR: Ignore Transmit Underrun bit (for Audio Data Transmissions)
  - 1 = A TUR is not a critical error and zeros are transmitted until the SPIxTXB is not empty

0 = A TUR is a critical error which stop SPI operation

- bit 7 AUDEN: Enable Audio CODEC Support bit<sup>(1)</sup>
  - 1 = Audio protocol enabled
  - 0 = Audio protocol disabled
- bit 6-5 Unimplemented: Read as '0'

```
bit 3 AUDMONO: Transmit Audio Data Format bit<sup>(1,2)</sup>
```

- 1 = Audio data is mono (Each data word is transmitted on both left and right channels)
   0 = Audio data is stereo
- bit 2 Unimplemented: Read as '0'
- bit 1-0 AUDMOD<1:0>: Audio Protocol Mode bit<sup>(1,2)</sup>
  - 11 = PCM/DSP mode
    - 10 = Right Justified mode
    - 01 = Left Justified mode
    - $00 = I^2S \mod e$
- **Note 1:** This bit can only be written when the ON bit = 0.
  - **2:** This bit is only valid for AUDEN = 1.

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 24.04        | U-0               | U-0               | U-0               | R-0               | R-0               | R-0               | R-0              | R-0              |
| 31:24        |                   |                   | _                 | RXBUFELM<4:0>     |                   |                   |                  |                  |
| 00.40        | U-0               | U-0               | U-0               | R-0               | R-0               | R-0               | R-0              | R-0              |
| 23:16        | —                 | _                 | _                 | TXBUFELM<4:0>     |                   |                   |                  |                  |
| 45.0         | U-0               | U-0               | U-0               | R/C-0, HS         | R-0               | U-0               | U-0              | R-0              |
| 15:8         | —                 | _                 | _                 | FRMERR            | SPIBUSY           | _                 | _                | SPITUR           |
|              | R-0               | R/W-0             | R-0               | U-0               | R-1               | U-0               | R-0              | R-0              |
| 7:0          | SRMT              | SPIROV            | SPIRBE            |                   | SPITBE            | _                 | SPITBF           | SPIRBF           |

#### REGISTER 16-3: SPIxSTAT: SPI STATUS REGISTER

| Legend:           | C = Clearable bit | HS = Set in hardware               |                    |
|-------------------|-------------------|------------------------------------|--------------------|
| R = Readable bit  | W = Writable bit  | U = Unimplemented bit, read as '0' |                    |
| -n = Value at POR | '1' = Bit is set  | '0' = Bit is cleared               | x = Bit is unknown |

bit 31-29 Unimplemented: Read as '0'

- bit 28-24 **RXBUFELM<4:0>:** Receive Buffer Element Count bits (valid only when ENHBUF = 1)
- bit 23-21 Unimplemented: Read as '0'
- bit 20-16 **TXBUFELM<4:0>:** Transmit Buffer Element Count bits (valid only when ENHBUF = 1)
- bit 15-13 Unimplemented: Read as '0'
- bit 12 **FRMERR:** SPI Frame Error status bit
  - 1 = Frame error detected
    - 0 = No Frame error detected
    - This bit is only valid when FRMEN = 1.

#### bit 11 SPIBUSY: SPI Activity Status bit

- 1 = SPI peripheral is currently busy with some transactions
- 0 = SPI peripheral is currently idle

#### bit 10-9 Unimplemented: Read as '0'

- bit 8 **SPITUR:** Transmit Under Run bit
  - 1 = Transmit buffer has encountered an underrun condition
  - 0 = Transmit buffer has no underrun condition

This bit is only valid in Framed Sync mode; the underrun condition must be cleared by disabling/re-enabling the module.

- bit 7 **SRMT:** Shift Register Empty bit (valid only when ENHBUF = 1)
  - 1 = When SPI module shift register is empty
  - 0 = When SPI module shift register is not empty

#### bit 6 SPIROV: Receive Overflow Flag bit

- 1 = A new data is completely received and discarded. The user software has not read the previous data in the SPIxBUF register.
- 0 = No overflow has occurred
- This bit is set in hardware; can only be cleared (= 0) in software.
- **SPIRBE:** RX FIFO Empty bit (valid only when ENHBUF = 1)
- 1 = RX FIFO is empty (CRPTR = SWPTR)
  - 0 = RX FIFO is not empty (CRPTR  $\neq$  SWPTR)

#### bit 4 Unimplemented: Read as '0'

bit 5

## REGISTER 16-3: SPIxSTAT: SPI STATUS REGISTER

- bit 3 SPITBE: SPI Transmit Buffer Empty Status bit
  1 = Transmit buffer, SPIxTXB is empty
  0 = Transmit buffer, SPIxTXB is not empty
  Automatically set in hardware when SPI transfers data from SPIxTXB to SPIxSR.
  Automatically cleared in hardware when SPIxBUF is written to, loading SPIxTXB.
  bit 2 Unimplemented: Read as '0'
- bit 1 SPITBF: SPI Transmit Buffer Full Status bit
  - 1 = Transmit not yet started, SPITXB is full

0 = Transmit buffer is not full

#### Standard Buffer Mode:

Automatically set in hardware when the core writes to the SPIBUF location, loading SPITXB. Automatically cleared in hardware when the SPI module transfers data from SPITXB to SPISR. Enhanced Buffer Mode:

Set when CWPTR + 1 = SRPTR; cleared otherwise

### SPIRBF: SPI Receive Buffer Full Status bit

1 = Receive buffer, SPIxRXB is full

0 = Receive buffer, SPIxRXB is not full

#### Standard Buffer Mode:

bit 0

Automatically set in hardware when the SPI module transfers data from SPIxSR to SPIxRXB. Automatically cleared in hardware when SPIxBUF is read from, reading SPIxRXB.

#### Enhanced Buffer Mode:

Set when SWPTR + 1 = CRPTR; cleared otherwise

# PIC32MX1XX/2XX

NOTES:

# 17.0 INTER-INTEGRATED CIRCUIT™ (I<sup>2</sup>C™)

- Note 1: This data sheet summarizes the features of the PIC32MX1XX/2XX family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 24. "Inter-Integrated Circuit™ (I<sup>2</sup>C™)" (DS61116) in the *"PIC32 Family Reference Manual"*, which is available from the Microchip web site (www.microchip.com/PIC32).
  - Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The  $l^2C$  module provides complete hardware support for both Slave and Multi-Master modes of the  $l^2C$  serial communication standard. Figure 17-1 illustrates the  $l^2C$  module block diagram.

Each I<sup>2</sup>C module has a 2-pin interface: the SCLx pin is clock and the SDAx pin is data.

Each I<sup>2</sup>C module offers the following key features:

- I<sup>2</sup>C interface supporting both master and slave operation
- I<sup>2</sup>C Slave mode supports 7-bit and 10-bit addressing
- I<sup>2</sup>C Master mode supports 7-bit and 10-bit addressing
- I<sup>2</sup>C port allows bidirectional transfers between master and slaves
- Serial clock synchronization for the I<sup>2</sup>C port can be used as a handshake mechanism to suspend and resume serial transfer (SCLREL control)
- I<sup>2</sup>C supports multi-master operation; detects bus collision and arbitrates accordingly
- Provides support for address bit masking

# PIC32MX1XX/2XX





| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 24.24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31:24        | _                 | _                 | _                 | _                 | _                 | _                 | _                | —                |
| 00.40        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23:16        | —                 | —                 | _                 | _                 | —                 | —                 | —                | —                |
| 45.0         | R/W-0             | U-0               | R/W-0             | R/W-1, HC         | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
| 15:8         | 0N <sup>(1)</sup> | —                 | SIDL              | SCLREL            | STRICT            | A10M              | DISSLW           | SMEN             |
| 7.0          | R/W-0             | R/W-0             | R/W-0             | R/W-0, HC         | R/W-0, HC         | R/W-0, HC         | R/W-0, HC        | R/W-0, HC        |
| 7:0          | GCEN              | STREN             | ACKDT             | ACKEN             | RCEN              | PEN               | RSEN             | SEN              |

# REGISTER 17-1: I2CxCON: I<sup>2</sup>C™ CONTROL REGISTER

| Legend:           | HC = Cleared in Hardware                            |                      |                    |  |  |
|-------------------|-----------------------------------------------------|----------------------|--------------------|--|--|
| R = Readable bit  | W = Writable bit U = Unimplemented bit, read as '0' |                      |                    |  |  |
| -n = Value at POR | '1' = Bit is set                                    | '0' = Bit is cleared | x = Bit is unknown |  |  |

#### bit 31-16 Unimplemented: Read as '0'

- bit 15 **ON:** I<sup>2</sup>C Enable bit<sup>(1)</sup>
  - 1 = Enables the I<sup>2</sup>C module and configures the SDA and SCL pins as serial port pins
  - 0 = Disables the I<sup>2</sup>C module; all I<sup>2</sup>C pins are controlled by PORT functions
- bit 14 Unimplemented: Read as '0'
- bit 13 **SIDL:** Stop in Idle Mode bit
  - 1 = Discontinue module operation when device enters Idle mode
  - 0 = Continue module operation in Idle mode
- bit 12 **SCLREL:** SCLx Release Control bit (when operating as I<sup>2</sup>C slave)
  - 1 = Release SCLx clock

0 = Hold SCLx clock low (clock stretch)

#### If STREN = 1:

Bit is R/W (i.e., software can write '0' to initiate stretch and write '1' to release clock). Hardware clear at beginning of slave transmission. Hardware clear at end of slave reception.

#### If STREN = 0:

Bit is R/S (i.e., software can only write '1' to release clock). Hardware clear at beginning of slave transmission.

- bit 11 STRICT: Strict I<sup>2</sup>C Reserved Address Rule Enable bit
  - 1 = Strict reserved addressing is enforced. Device does not respond to reserved address space or generate addresses in reserved address space.
  - 0 = Strict I<sup>2</sup>C Reserved Address Rule not enabled
- bit 10 A10M: 10-bit Slave Address bit
  - 1 = I2CxADD is a 10-bit slave address
  - 0 = I2CxADD is a 7-bit slave address
- bit 9 DISSLW: Disable Slew Rate Control bit
  - 1 = Slew rate control disabled
  - 0 = Slew rate control enabled
- bit 8 SMEN: SMBus Input Levels bit
  - 1 = Enable I/O pin thresholds compliant with SMBus specification
  - 0 = Disable SMBus input thresholds
- **Note 1:** When using 1:1 PBCLK divisor, the user's software should not read/write the peripheral's SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit.

#### REGISTER 17-1: I2CxCON: I<sup>2</sup>C™ CONTROL REGISTER (CONTINUED) **GCEN:** General Call Enable bit (when operating as I<sup>2</sup>C slave) bit 7 1 = Enable interrupt when a general call address is received in the I2CxRSR (module is enabled for reception) 0 = General call address disabled bit 6 **STREN:** SCLx Clock Stretch Enable bit (when operating as I<sup>2</sup>C slave) Used in conjunction with SCLREL bit. 1 = Enable software or receive clock stretching 0 = Disable software or receive clock stretching ACKDT: Acknowledge Data bit (when operating as I<sup>2</sup>C master, applicable during master receive) bit 5 Value that is transmitted when the software initiates an Acknowledge sequence. 1 = Send NACK during Acknowledge 0 = Send ACK during Acknowledge ACKEN: Acknowledge Sequence Enable bit bit 4 (when operating as I<sup>2</sup>C master, applicable during master receive) 1 = Initiate Acknowledge sequence on SDAx and SCLx pins and transmit ACKDT data bit. Hardware clear at end of master Acknowledge sequence. 0 = Acknowledge sequence not in progress RCEN: Receive Enable bit (when operating as I<sup>2</sup>C master) bit 3 1 = Enables Receive mode for $I^2C$ . Hardware clear at end of eighth bit of master receive data byte. 0 = Receive sequence not in progress **PEN:** Stop Condition Enable bit (when operating as I<sup>2</sup>C master) bit 2 1 = Initiate Stop condition on SDAx and SCLx pins. Hardware clear at end of master Stop sequence. 0 = Stop condition not in progress bit 1 **RSEN:** Repeated Start Condition Enable bit (when operating as I<sup>2</sup>C master) 1 = Initiate Repeated Start condition on SDAx and SCLx pins. Hardware clear at end of master Repeated Start sequence. 0 = Repeated Start condition not in progress **SEN:** Start Condition Enable bit (when operating as I<sup>2</sup>C master) bit 0 1 = Initiate Start condition on SDAx and SCLx pins. Hardware clear at end of master Start sequence. 0 = Start condition not in progress

**Note 1:** When using 1:1 PBCLK divisor, the user's software should not read/write the peripheral's SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit.

| REGISTER 17-2: I2 | CxSTAT: I <sup>2</sup> C™ STATUS REGISTER |
|-------------------|-------------------------------------------|
|-------------------|-------------------------------------------|

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 04.04        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31:24        | —                 | —                 | —                 | _                 | —                 | _                 | —                | _                |
| 00.40        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23:16        | —                 | —                 | —                 | -                 | —                 | -                 | —                | _                |
| 45.0         | R-0, HSC          | R-0, HSC          | U-0               | U-0               | U-0               | R/C-0, HS         | R-0, HSC         | R-0, HSC         |
| 15:8         | ACKSTAT           | TRSTAT            | —                 | _                 | —                 | BCL               | GCSTAT           | ADD10            |
| 7.0          | R/C-0, HS         | R/C-0, HS         | R-0, HSC          | R/C-0, HSC        | R/C-0, HSC        | R-0, HSC          | R-0, HSC         | R-0, HSC         |
| 7:0          | IWCOL             | I2COV             | D_A               | Р                 | S                 | R_W               | RBF              | TBF              |

| Legend:                            | HS = Set in hardware | HSC = Hardware set/cleared         |                   |  |
|------------------------------------|----------------------|------------------------------------|-------------------|--|
| R = Readable bit                   | W = Writable bit     | U = Unimplemented bit, read as '0' |                   |  |
| -n = Value at POR '1' = Bit is set |                      | '0' = Bit is cleared               | C = Clearable bit |  |

#### bit 31-16 Unimplemented: Read as '0'

- bit 15 **ACKSTAT:** Acknowledge Status bit (when operating as I<sup>2</sup>C<sup>™</sup> master, applicable to master transmit operation)
  - 1 = NACK received from slave
  - 0 = ACK received from slave

Hardware set or clear at end of slave Acknowledge.

- bit 14 TRSTAT: Transmit Status bit (when operating as I<sup>2</sup>C master, applicable to master transmit operation)
   1 = Master transmit is in progress (8 bits + ACK)
   0 = Master transmit is not in progress
  - 0 = Master transmit is not in progress

Hardware set at beginning of master transmission. Hardware clear at end of slave Acknowledge.

#### bit 13-11 Unimplemented: Read as '0'

- bit 10 BCL: Master Bus Collision Detect bit
  - 1 = A bus collision has been detected during a master operation
  - 0 = No collision
  - Hardware set at detection of bus collision.

#### bit 9 GCSTAT: General Call Status bit

- 1 = General call address was received
- 0 = General call address was not received
- Hardware set when address matches general call address. Hardware clear at Stop detection.

### bit 8 ADD10: 10-bit Address Status bit

- 1 = 10-bit address was matched
- 0 = 10-bit address was not matched
- Hardware set at match of 2nd byte of matched 10-bit address. Hardware clear at Stop detection.

#### bit 7 IWCOL: Write Collision Detect bit

- 1 = An attempt to write the I2CxTRN register failed because the  $I^2C$  module is busy 0 = No collision
  - Hardware set at occurrence of write to I2CxTRN while busy (cleared by software).

## bit 6 I2COV: Receive Overflow Flag bit

- 1 = A byte was received while the I2CxRCV register is still holding the previous byte 0 = No overflow
- Hardware set at attempt to transfer I2CxRSR to I2CxRCV (cleared by software).

### **D\_A:** Data/Address bit (when operating as I<sup>2</sup>C slave)

- 1 = Indicates that the last byte received was data
- 0 = Indicates that the last byte received was device address

Hardware clear at device address match. Hardware set by reception of slave byte.

bit 5

# REGISTER 17-2: I2CxSTAT: I<sup>2</sup>C<sup>™</sup> STATUS REGISTER (CONTINUED)

| bit 4 | P: Stop bit                                                                                                                                |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------|
|       | <ul> <li>1 = Indicates that a Stop bit has been detected last</li> <li>0 = Stop bit was not detected last</li> </ul>                       |
|       | Hardware set or clear when Start, Repeated Start or Stop detected.                                                                         |
| bit 3 | S: Start bit                                                                                                                               |
|       | <ul> <li>1 = Indicates that a Start (or Repeated Start) bit has been detected last</li> <li>0 = Start bit was not detected last</li> </ul> |
|       | Hardware set or clear when Start, Repeated Start or Stop detected.                                                                         |
| bit 2 | <b>R_W:</b> Read/Write Information bit (when operating as I <sup>2</sup> C slave)                                                          |
|       | 1 = Read – indicates data transfer is output from slave                                                                                    |
|       | 0 = Write – indicates data transfer is input to slave                                                                                      |
|       | Hardware set or clear after reception of I <sup>2</sup> C device address byte.                                                             |
| bit 1 | <b>RBF:</b> Receive Buffer Full Status bit                                                                                                 |
|       | 1 = Receive complete, I2CxRCV is full                                                                                                      |
|       | 0 = Receive not complete, I2CxRCV is empty                                                                                                 |
|       | Hardware set when I2CxRCV is written with received byte. Hardware clear when<br>reads I2CxRCV.                                             |
| bit 0 | TBF: Transmit Buffer Full Status bit                                                                                                       |
|       | 1 = Transmit in progress, I2CxTRN is full                                                                                                  |
|       | 0 = Transmit complete, I2CxTRN is empty                                                                                                    |

Hardware set when software writes I2CxTRN. Hardware clear at completion of data transmission.

software

# 18.0 UNIVERSAL ASYNCHRONOUS RECEIVER TRANSMITTER (UART)

- Note 1: This data sheet summarizes the features of the PIC32MX1XX/2XX family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 21. "Universal Asynchronous Receiver Transmitter (UART)" (DS61107) in the "*PIC32 Family Reference Manual*", which is available from the Microchip web site (www.microchip.com/PIC32).
  - Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The UART module is one of the serial I/O modules available in PIC32MX1XX/2XX family devices. The UART is a full-duplex, asynchronous communication channel that communicates with peripheral devices and personal computers through protocols, such as RS-232, RS-485, LIN and IrDA<sup>®</sup>. The module also supports the hardware flow control option, with UxCTS and UxRTS pins, and also includes an IrDA encoder and decoder.

The primary features of the UART module are:

- Full-duplex, 8-bit or 9-bit data transmission
- Even, Odd or No Parity options (for 8-bit data)
- · One or two Stop bits
- Hardware auto-baud feature
- · Hardware flow control option
- Fully integrated Baud Rate Generator (BRG) with 16-bit prescaler
- Baud rates ranging from 38 bps to 10 Mbps at 40 MHz
- 8-level deep First-In-First-Out (FIFO) transmit data buffer
- 8-level deep FIFO receive data buffer
- · Parity, framing and buffer overrun error detection
- Support for interrupt-only on address detect (9th bit = 1)
- · Separate transmit and receive interrupts
- · Loopback mode for diagnostic support
- · LIN Protocol support
- IrDA encoder and decoder with 16x baud clock output for external IrDA encoder/decoder support

Figure 18-1 illustrates a simplified block diagram of the UART.

## FIGURE 18-1: UART SIMPLIFIED BLOCK DIAGRAM



| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 04.04        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31:24        |                   | —                 | —                 | —                 | _                 |                   | _                | —                |
| 00.40        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23:16        |                   | —                 | —                 | —                 | _                 | _                 | _                | —                |
| 45.0         | R/W-0             | U-0               | R/W-0             | R/W-0             | R/W-0             | U-0               | R/W-0            | R/W-0            |
| 15:8         | 0N <sup>(1)</sup> | —                 | SIDL              | IREN              | RTSMD             | _                 | UEN              | <1:0>            |
| 7.0          | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
| 7:0          | WAKE              | LPBACK            | ABAUD             | RXINV             | BRGH              | PDSEL             | <1:0>            | STSEL            |

#### REGISTER 18-1: UXMODE: UARTX MODE REGISTER

#### Legend:

| Legena.                           |                  |                                    |                    |  |
|-----------------------------------|------------------|------------------------------------|--------------------|--|
| R = Readable bit W = Writable bit |                  | U = Unimplemented bit, read as '0' |                    |  |
| -n = Value at POR                 | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |

#### bit 31-16 Unimplemented: Read as '0'

- bit 15 **ON:** UARTx Enable bit<sup>(1)</sup>
  - 1 = UARTx is enabled. UARTx pins are controlled by UARTx as defined by UEN<1:0> and UTXEN control bits
  - UARTx is disabled. All UARTx pins are controlled by corresponding bits in the PORTx, TRISx and LATx registers; UARTx power consumption is minimal

#### bit 14 Unimplemented: Read as '0'

- bit 13 SIDL: Stop in Idle Mode bit
  - 1 = Discontinue operation when device enters Idle mode
  - 0 = Continue operation in Idle mode
- bit 12 IREN: IrDA Encoder and Decoder Enable bit
  - 1 = IrDA is enabled
  - 0 = IrDA is disabled
- bit 11 **RTSMD:** Mode Selection for UxRTS Pin bit
  - 1 =  $\overline{\text{UxRTS}}$  pin is in Simplex mode
  - $0 = \overline{\text{UxRTS}}$  pin is in Flow Control mode
- bit 10 Unimplemented: Read as '0'

#### bit 9-8 UEN<1:0>: UARTx Enable bits

- 11 = UxTX, UxRX and UxBCLK pins are enabled and used; UxCTS pin is controlled by corresponding bits in the PORTx register
- 10 = UxTX, UxRX,  $\overline{\text{UxCTS}}$  and  $\overline{\text{UxRTS}}$  pins are enabled and used
- 01 = UxTX, UxRX and UxRTS pins are enabled and used; UxCTS pin is controlled by corresponding bits in the PORTx register
- 00 = UxTX and UxRX pins are enabled and used; UxCTS and UxRTS/UxBCLK pins are controlled by corresponding bits in the PORTx register
- bit 7 WAKE: Enable Wake-up on Start bit Detect During Sleep Mode bit
  - 1 = Wake-up enabled
  - 0 = Wake-up disabled
- bit 6 LPBACK: UARTx Loopback Mode Select bit
  - 1 = Loopback mode is enabled
  - 0 = Loopback mode is disabled
- **Note 1:** When using 1:1 PBCLK divisor, the user software should not read/write the peripheral SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit.

#### REGISTER 18-1: UxMODE: UARTx MODE REGISTER (CONTINUED)

- bit 5 ABAUD: Auto-Baud Enable bit 1 = Enable baud rate measurement on the next character – requires reception of Sync character (0x55); cleared by hardware upon completion 0 = Baud rate measurement disabled or completed bit 4 **RXINV:** Receive Polarity Inversion bit 1 = UxRX Idle state is '0' 0 = UxRX Idle state is '1' bit 3 BRGH: High Baud Rate Enable bit 1 = High-Speed mode – 4x baud clock enabled 0 = Standard Speed mode – 16x baud clock enabled PDSEL<1:0>: Parity and Data Selection bits bit 2-1 11 = 9-bit data, no parity 10 = 8-bit data, odd parity 01 = 8-bit data, even parity 00 = 8-bit data, no parity bit 0 STSEL: Stop Selection bit
  - 1 = 2 Stop bits
    - 0 = 1 Stop bit
- **Note 1:** When using 1:1 PBCLK divisor, the user software should not read/write the peripheral SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit.

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|
| 24.04        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | R/W-0            |  |
| 31:24        | —                 | —                 | _                 | _                 | —                 |                   | —                | ADM_EN           |  |
| 00.40        | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |
| 23:16        | ADDR<7:0>         |                   |                   |                   |                   |                   |                  |                  |  |
| 45.0         | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R-0              | R-1              |  |
| 15:8         | UTXISE            | L<1:0>            | UTXINV            | URXEN             | UTXBRK            | UTXEN             | UTXBF            | TRMT             |  |
| 7.0          | R/W-0             | R/W-0             | R/W-0             | R-1               | R-0               | R-0               | R/W-0            | R-0              |  |
| 7:0          | URXISE            | L<1:0>            | ADDEN             | RIDLE             | PERR              | FERR              | OERR             | URXDA            |  |

#### REGISTER 18-2: UxSTA: UARTx STATUS AND CONTROL REGISTER

#### Legend:

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, r | read as '0'        |
|-------------------|------------------|--------------------------|--------------------|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared     | x = Bit is unknown |

#### bit 31-25 Unimplemented: Read as '0'

- bit 24 ADM\_EN: Automatic Address Detect Mode Enable bit
  - 1 = Automatic Address Detect mode is enabled
  - 0 = Automatic Address Detect mode is disabled
- bit 23-16 ADDR<7:0>: Automatic Address Mask bits

When the ADM\_EN bit is '1', this value defines the address character to use for automatic address detection.

#### bit 15-14 UTXISEL<1:0>: TX Interrupt Mode Selection bits

- 11 = Reserved, do not use
- 10 = Interrupt is generated and asserted while the transmit buffer is empty
- 01 = Interrupt is generated and asserted when all characters have been transmitted
- 00 = Interrupt is generated and asserted while the transmit buffer contains at least one empty space

#### bit 13 UTXINV: Transmit Polarity Inversion bit

- If IrDA mode is disabled (i.e., IREN (UxMODE<12>) is '0'):
- 1 = UxTX Idle state is '0'
- 0 = UxTX Idle state is '1'

#### If IrDA mode is enabled (i.e., IREN (UxMODE<12>) is '1'):

- 1 = IrDA encoded UxTX Idle state is '1'
- 0 = IrDA encoded UxTX Idle state is '0'

#### bit 12 URXEN: Receiver Enable bit

- 1 = UARTx receiver is enabled. UxRX pin is controlled by UARTx (if ON = 1)
- 0 = UARTx receiver is disabled. UxRX pin is ignored by the UARTx module. UxRX pin is controlled by port.

#### bit 11 UTXBRK: Transmit Break bit

- 1 = Send Break on next transmission. Start bit followed by twelve '0' bits, followed by Stop bit; cleared by hardware upon completion
- 0 = Break transmission is disabled or completed
- bit 10 UTXEN: Transmit Enable bit
  - 1 = UARTx transmitter is enabled. UxTX pin is controlled by UARTx (if ON = 1)
  - 0 = UARTx transmitter is disabled. Any pending transmission is aborted and buffer is reset. UxTX pin is controlled by port.
- bit 9 UTXBF: Transmit Buffer Full Status bit (read-only)
  - 1 = Transmit buffer is full
  - 0 = Transmit buffer is not full, at least one more character can be written
- bit 8 **TRMT:** Transmit Shift Register is Empty bit (read-only)
  - 1 = Transmit shift register is empty and transmit buffer is empty (the last transmission has completed)
  - 0 = Transmit shift register is not empty, a transmission is in progress or queued in the transmit buffer

#### REGISTER 18-2: UxSTA: UARTx STATUS AND CONTROL REGISTER (CONTINUED)

- bit 7-6 **URXISEL<1:0>:** Receive Interrupt Mode Selection bit
  - 11 = Reserved; do not use
  - 10 = Interrupt flag bit is asserted while receive buffer is 3/4 or more full (i.e., has 6 or more data characters)
  - 01 = Interrupt flag bit is asserted while receive buffer is 1/2 or more full (i.e., has 4 or more data characters)
  - 00 = Interrupt flag bit is asserted while receive buffer is not empty (i.e., has at least 1 data character)
- bit 5 **ADDEN:** Address Character Detect bit (bit 8 of received data = 1)
  - 1 = Address Detect mode is enabled. If 9-bit mode is not selected, this control bit has no effect
     0 = Address Detect mode is disabled
- bit 4 **RIDLE:** Receiver Idle bit (read-only)
  - 1 = Receiver is Idle
  - 0 = Data is being received
- bit 3 **PERR:** Parity Error Status bit (read-only)
  - 1 = Parity error has been detected for the current character
     0 = Parity error has not been detected
- bit 2 **FERR:** Framing Error Status bit (read-only)
  - 1 = Framing error has been detected for the current character
  - 0 = Framing error has not been detected
- bit 1 **OERR:** Receive Buffer Overrun Error Status bit.
  - This bit is set in hardware and can only be cleared (= 0) in software. Clearing a previously set OERR bit resets the receiver buffer and RSR to empty state.
  - 1 = Receive buffer has overflowed
  - 0 = Receive buffer has not overflowed
- bit 0 **URXDA:** Receive Buffer Data Available bit (read-only)
  - 1 = Receive buffer has data, at least one more character can be read
  - 0 = Receive buffer is empty

Figure 18-2 and Figure 18-3 illustrate typical receive and transmit timing for the UART module.







# 19.0 PARALLEL MASTER PORT (PMP)

- Note 1: This data sheet summarizes the features of the PIC32MX1XX/2XX family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 13. "Parallel Master Port (PMP)" (DS61128) in the "PIC32 Family Reference Manual", which is available from the Microchip web site (www.microchip.com/PIC32).
  - Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The PMP is a parallel 8-bit input/output module specifically designed to communicate with a wide variety of parallel devices, such as communications peripherals, LCDs, external memory devices and microcontrollers. Because the interface to parallel peripherals varies significantly, the PMP module is highly configurable. Key features of the PMP module include:

- · Fully multiplexed address/data mode
- Demultiplexed or partially multiplexed address/ data mode
  - up to 11 address lines with single chip select
  - up to 12 address lines without chip select
- One Chip Select Line
- Programmable Strobe Options
  - Individual Read and Write Strobes or;
  - Read/Write Strobe with Enable Strobe
- Address Auto-Increment/Auto-Decrement
- Programmable Address/Data Multiplexing
- Programmable Polarity on Control Signals
- · Legacy Parallel Slave Port Support
- · Enhanced Parallel Slave Support
  - Address Support
  - 4-Byte Deep Auto-Incrementing Buffer
- Programmable Wait States
- Selectable Input Voltage Levels





| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6   | Bit<br>29/21/13/5  | Bit<br>28/20/12/4 | Bit<br>27/19/11/3   | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|---------------------|--------------------|-------------------|---------------------|-------------------|------------------|------------------|
| 04-04        | U-0               | U-0                 | U-0                | U-0               | U-0                 | U-0               | U-0              | U-0              |
| 31:24        | _                 | —                   | _                  | _                 | —                   | —                 | _                | _                |
| 00.40        | U-0               | U-0                 | U-0                | U-0               | U-0                 | U-0               | U-0              | U-0              |
| 23:16        | _                 | _                   | _                  | _                 | _                   | —                 | _                | _                |
| 45.0         | R/W-0             | U-0                 | R/W-0              | R/W-0             | R/W-0               | R/W-0             | R/W-0            | R/W-0            |
| 15:8         | ON <sup>(1)</sup> | _                   | SIDL               | ADRMU             | JX<1:0>             | PMPTTL            | PTWREN           | PTRDEN           |
| 7.0          | R/W-0             | R/W-0               | R/W-0              | U-0               | R/W-0               | U-0               | R/W-0            | R/W-0            |
| 7:0          | CSF<              | 1:0> <sup>(2)</sup> | ALP <sup>(2)</sup> | _                 | CS1P <sup>(2)</sup> | —                 | WRSP             | RDSP             |

#### REGISTER 19-1: PMCON: PARALLEL PORT CONTROL REGISTER

#### Legend:

| R = Readable bit W = Writable bit |                  | U = Unimplemented bit, read as '0' |                    |  |  |
|-----------------------------------|------------------|------------------------------------|--------------------|--|--|
| -n = Value at POR                 | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |  |

#### bit 31-16 **Unimplemented:** Read as '0'

- bit 15 **ON:** Parallel Master Port Enable bit<sup>(1)</sup>
  - 1 = PMP enabled
  - 0 = PMP disabled, no off-chip access performed
- bit 14 Unimplemented: Read as '0'
- bit 13 **SIDL:** Stop in Idle Mode bit
  - 1 = Discontinue module operation when device enters Idle mode
  - 0 = Continue module operation in Idle mode
- bit 12-11 ADRMUX<1:0>: Address/Data Multiplexing Selection bits
  - 11 = Lower 8 bits of address are multiplexed on PMD<7:0> pins; upper 8 bits are not used
  - 10 = All 16 bits of address are multiplexed on PMD<7:0> pins
  - 01 = Lower 8 bits of address are multiplexed on PMD<7:0> pins, upper bits are on PMA<10:8> and PMA<14>
  - 00 = Address and data appear on separate pins
- bit 10 PMPTTL: PMP Module TTL Input Buffer Select bit
  - 1 = PMP module uses TTL input buffers
  - 0 = PMP module uses Schmitt Trigger input buffer
- bit 9 **PTWREN:** Write Enable Strobe Port Enable bit
  - 1 = PMWR/PMENB port enabled
  - 0 = PMWR/PMENB port disabled
- bit 8 **PTRDEN:** Read/Write Strobe Port Enable bit
  - 1 = PMRD/PMWR port enabled
  - 0 = PMRD/PMWR port disabled
- bit 7-6 **CSF<1:0>:** Chip Select Function bits<sup>(2)</sup>
  - 11 = Reserved
  - 10 = PMCS1 function as Chip Select
  - 01 = PMCS1 functions as address bit 14
  - 00 = PMCS1 function as address bit 14
- bit 5 ALP: Address Latch Polarity bit<sup>(2)</sup>
  - 1 = Active-high (PMALL and PMALH)
  - $0 = \text{Active-low} (\overline{\text{PMALL}} \text{ and } \overline{\text{PMALH}})$
  - **Note 1:** When using 1:1 PBCLK divisor, the user's software should not read/write the peripheral's SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON control bit.
    - 2: These bits have no effect when their corresponding pins are used as address lines.

#### REGISTER 19-1: PMCON: PARALLEL PORT CONTROL REGISTER (CONTINUED)

- bit 4 Unimplemented: Read as '0'
- bit 3 **CS1P:** Chip Select 0 Polarity bit<sup>(2)</sup>
  - 1 = Active-high (PMCS1)
    - $0 = \text{Active-low}(\overline{\text{PMCS1}})$
- bit 2 Unimplemented: Read as '0'
- bit 1 WRSP: Write Strobe Polarity bit
  - For Slave Modes and Master mode 2 (PMMODE<9:8> = 00,01,10):
  - 1 = Write strobe active-high (PMWR)
  - $0 = Write strobe active-low (\overline{PMWR})$
  - For Master mode 1 (PMMODE<9:8> = 11):
  - 1 = Enable strobe active-high (PMENB)
  - 0 = Enable strobe active-low (PMENB)
- bit 0 **RDSP:** Read Strobe Polarity bit
  - For Slave modes and Master mode 2 (PMMODE<9:8> = 00,01,10):
  - 1 = Read Strobe active-high (PMRD)
  - 0 = Read Strobe active-low (PMRD)
  - For Master mode 1 (PMMODE<9:8> = 11):
  - 1 = Read/write strobe active-high (PMRD/PMWR)
  - 0 = Read/write strobe active-low (PMRD/PMWR)
  - **Note 1:** When using 1:1 PBCLK divisor, the user's software should not read/write the peripheral's SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON control bit.
    - 2: These bits have no effect when their corresponding pins are used as address lines.

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6    | Bit<br>29/21/13/5 | Bit<br>28/20/12/4         | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0     |
|--------------|-------------------|----------------------|-------------------|---------------------------|-------------------|-------------------|------------------|----------------------|
| 04.04        | U-0               | U-0                  | U-0               | U-0                       | U-0               | U-0               | U-0              | U-0                  |
| 31:24        | _                 | —                    | —                 | _                         | —                 | —                 | —                | _                    |
| 00.40        | U-0               | U-0                  | U-0               | U-0                       | U-0               | U-0               | U-0              | U-0                  |
| 23:16        | _                 | _                    | _                 | _                         | —                 | _                 | _                | _                    |
| 45.0         | R-0               | R/W-0                | R/W-0             | R/W-0                     | R/W-0             | U-0               | R/W-0            | R/W-0                |
| 15:8         | BUSY              | IRQM                 | <1:0>             | INCM                      | <1:0>             | —                 | MODE             | <1:0>                |
| 7.0          | R/W-0             | R/W-0                | R/W-0             | R/W-0                     | R/W-0             | R/W-0             | R/W-0            | R/W-0                |
| 7:0          | WAITB             | <1:0> <sup>(1)</sup> |                   | WAITM<3:0> <sup>(1)</sup> |                   |                   | WAITE            | <1:0> <sup>(1)</sup> |

#### REGISTER 19-2: PMMODE: PARALLEL PORT MODE REGISTER

#### Legend:

| Logona.           |                  |                          |                    |
|-------------------|------------------|--------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, r | ead as '0'         |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared     | x = Bit is unknown |

#### bit 31-16 **Unimplemented:** Read as '0'

- bit 15 **BUSY:** Busy bit (Master mode only)
  - 1 = Port is busy
  - 0 = Port is not busy

#### bit 14-13 IRQM<1:0>: Interrupt Request Mode bits

- 11 = Reserved, do not use
- 10 = Interrupt generated when Read Buffer 3 is read or Write Buffer 3 is written (Buffered PSP mode) or on a read or write operation when PMA<1:0> =11 (Addressable Slave mode only)
- 01 = Interrupt generated at the end of the read/write cycle
- 00 = No Interrupt generated

#### bit 12-11 INCM<1:0>: Increment Mode bits

- 11 = Slave mode read and write buffers auto-increment (PMMODE<1:0> = 00 only)
- 10 = Decrement ADDR<10:2> and ADDR<14> by 1 every read/write cycle<sup>(2)</sup>
- 01 = Increment ADDR<10:2> and ADDR<14> by 1 every read/write cycle<sup>(2)</sup>
- 00 = No increment or decrement of address
- bit 10 Unimplemented: Read as '0'
- bit 9-8 MODE<1:0>: Parallel Port Mode Select bits
  - 11 = Master mode 1 (PMCS1, PMRD/PMWR, PMENB, PMA<x:0>, and PMD<7:0>)
  - 10 = Master mode 2 (PMCS1, PMRD, PMWR, PMA<x:0>, and PMD<7:0>)
  - 01 = Enhanced Slave mode, control signals (PMRD, PMWR, PMCS1, PMD<7:0>, and PMA<1:0>)
  - 00 = Legacy Parallel Slave Port, control signals (PMRD, PMWR, PMCS1, and PMD<7:0>)

#### bit 7-6 WAITB<1:0>: Data Setup to Read/Write Strobe Wait States bits<sup>(1)</sup>

- 11 = Data wait of 4 TPB; multiplexed address phase of 4 TPB
- 10 = Data wait of 3 TPB; multiplexed address phase of 3 TPB
- 01 = Data wait of 2 TPB; multiplexed address phase of 2 TPB
- 00 = Data wait of 1 TPB; multiplexed address phase of 1 TPB (default)
- **Note 1:** Whenever WAITM<3:0> = 0000, WAITB and WAITE bits are ignored and forced to 1 TPBCLK cycle for a write operation; WAITB = 1 TPBCLK cycle, WAITE = 0 TPBCLK cycles for a read operation.
  - 2: Address bit A14 is not subject to auto-increment/decrement if configured as Chip Select CS1.

#### REGISTER 19-2: PMMODE: PARALLEL PORT MODE REGISTER (CONTINUED)

bit 5-2 WAITM<3:0>: Data Read/Write Strobe Wait States bits<sup>(1)</sup>

11 = Wait of 3 TPB 10 = Wait of 2 TPB 01 = Wait of 1 TPB 00 = Wait of 0 TPB (default)

- **Note 1:** Whenever WAITM<3:0> = 0000, WAITB and WAITE bits are ignored and forced to 1 TPBCLK cycle for a write operation; WAITB = 1 TPBCLK cycle, WAITE = 0 TPBCLK cycles for a read operation.
  - 2: Address bit A14 is not subject to auto-increment/decrement if configured as Chip Select CS1.

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 04-04        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31:24        | —                 | _                 | _                 | _                 | _                 | _                 | _                | _                |
| 00.40        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23:16        | —                 | —                 | —                 | _                 | _                 | _                 | _                | —                |
| 45.0         | U-0               | R/W-0             | U-0               | U-0               | U-0               | R/W-0             | R/W-0            | R/W-0            |
| 15:8         | _                 | CS1               | _                 | _                 | _                 |                   | ADDR<10:8>       | •                |
| 7:0          | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
|              | ADDR<7:0>         |                   |                   |                   |                   |                   |                  |                  |

#### REGISTER 19-3: PMADDR: PARALLEL PORT ADDRESS REGISTER

### Legend:

| R = Readable bit W = Writable bit |                  | U = Unimplemented bit, read as '0' |                    |  |
|-----------------------------------|------------------|------------------------------------|--------------------|--|
| -n = Value at POR                 | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |

#### bit 31-15 Unimplemented: Read as '0'

bit 14 **CS1:** Chip Select 1 bit

1 = Chip Select 1 is active

- 0 = Chip Select 1 is inactive (pin functions as PMA<14>)
- bit 13-11 Unimplemented: Read as '0'
- bit 10-0 ADDR<10:0>: Destination Address bits

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 04.04        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31:24        | _                 | _                 | _                 | _                 | _                 | _                 | —                | _                |
| 00.40        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23:16        | _                 | _                 | _                 | _                 | _                 | _                 | —                | _                |
| 45.0         | U-0               | R/W-0             | U-0               | U-0               | U-0               | R/W-0             | R/W-0            | R/W-0            |
| 15:8         | _                 | PTEN14            | _                 | _                 | _                 |                   | PTEN<10:8>       |                  |
| 7.0          | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
| 7:0          |                   |                   |                   | PTEN              | <7:0>             |                   |                  |                  |

#### **REGISTER 19-4: PMAEN: PARALLEL PORT PIN ENABLE REGISTER**<sup>(1,2)</sup>

#### Legend:

| 3                 |                  |                           |                    |
|-------------------|------------------|---------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ead as '0'         |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

bit 31-15 Unimplemented: Read as '0'

- bit 15-14 **PTEN14:** PMCS1 Strobe Enable bits
  - 1 = PMA14 functions as either PMA14 or PMCS1<sup>(1)</sup>
  - 0 = PMA14 functions as port I/O
- bit 13-11 Unimplemented: Read as '0'
- bit 10-2 **PTEN<10:2>:** PMP Address Port Enable bits
  - 1 = PMA<10:2> function as PMP address lines
  - 0 = PMA<10:2> function as port I/O
- bit 1-0 PTEN<1:0>: PMALH/PMALL Strobe Enable bits
  - 1 = PMA1 and PMA0 function as either PMA<1:0> or PMALH and PMALL<sup>(2)</sup>
  - 0 = PMA1 and PMA0 pads functions as port I/O
  - Note 1: The use of this pin as PMA14 or CS1 is selected by the CSF<1:0> bits in the PMCON register.
    - 2: The use of these pins as PMA1/PMA0 or PMALH/PMALL depends on the Address/Data Multiplex mode selected by bits ADRMUX<1:0> in the PMCON register.

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 24.24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31:24        | -                 | _                 | _                 | _                 | _                 | _                 | _                | _                |
| 22.40        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23:16        | _                 | _                 | _                 | _                 | _                 | _                 | _                | _                |
| 45.0         | R-0               | R/W-0, HSC        | U-0               | U-0               | R-0               | R-0               | R-0              | R-0              |
| 15:8         | IBF               | IBOV              | _                 | _                 | IB3F              | IB2F              | IB1F             | IB0F             |
| 7.0          | R-1               | R/W-0, HSC        | U-0               | U-0               | R-1               | R-1               | R-1              | R-1              |
| 7:0          | OBE               | OBUF              | _                 | _                 | OB3E              | OB2E              | OB1E             | OB0E             |

#### REGISTER 19-5: PMSTAT: PARALLEL PORT STATUS REGISTER (SLAVE MODES ONLY)

| Legend:           | HSC = Set by Hardwa | HSC = Set by Hardware; Cleared by Software |                    |  |  |  |
|-------------------|---------------------|--------------------------------------------|--------------------|--|--|--|
| R = Readable bit  | W = Writable bit    | U = Unimplemented bit, read as '0'         |                    |  |  |  |
| -n = Value at POR | '1' = Bit is set    | '0' = Bit is cleared                       | x = Bit is unknown |  |  |  |

#### bit 31-16 Unimplemented: Read as '0'

- bit 15 IBF: Input Buffer Full Status bit
  - 1 = All writable input buffer registers are full
  - 0 = Some or all of the writable input buffer registers are empty
- bit 14 IBOV: Input Buffer Overflow Status bit
  - 1 = A write attempt to a full input byte buffer occurred (must be cleared in software)
  - 0 = No overflow occurred
- bit 13-12 Unimplemented: Read as '0'

#### bit 11-8 IBxF: Input Buffer x Status Full bits

- 1 = Input Buffer contains data that has not been read (reading buffer will clear this bit)
- 0 = Input Buffer does not contain any unread data

#### bit 7 OBE: Output Buffer Empty Status bit

- 1 = All readable output buffer registers are empty
- 0 = Some or all of the readable output buffer registers are full
- bit 6 **OBUF:** Output Buffer Underflow Status bit
  - 1 = A read occurred from an empty output byte buffer (must be cleared in software)
- 0 = No underflow occurredbit 5-4 Unimplemented: Read as '0'
- bit 3-0 **OBxE:** Output Buffer x Status Empty bits
  - 1 =Output buffer is empty (writing data to the buffer will clear this bit)
  - 0 = Output buffer contains data that has not been transmitted

# 20.0 REAL-TIME CLOCK AND CALENDAR (RTCC)

- Note 1: This data sheet summarizes the features of the PIC32MX1XX/2XX family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 29. "Real-Time Clock and Calendar (RTCC)" "PIC32 Family (DS61125) in the Reference Manual", which is available from Microchip web the site (www.microchip.com/PIC32).
  - Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The PIC32 RTCC module is intended for applications in which accurate time must be maintained for extended periods of time with minimal or no CPU intervention. Low-power optimization provides extended battery lifetime while keeping track of time. Following are some of the key features of this module:

- · Time: hours, minutes and seconds
- 24-hour format (military time)
- · Visibility of one-half second period
- Provides calendar: Weekday, date, month and year
- Alarm intervals are configurable for half of a second, one second, 10 seconds, one minute, 10 minutes, one hour, one day, one week, one month and one year
- · Alarm repeat with decrementing counter
- · Alarm with indefinite repeat: Chime
- Year range: 2000 to 2099
- Leap year correction
- BCD format for smaller firmware overhead
- · Optimized for long-term battery operation
- · Fractional second synchronization
- User calibration of the clock crystal frequency with auto-adjust
- Calibration range: ±0.66 seconds error per month
- · Calibrates up to 260 ppm of crystal error
- Requirements: External 32.768 kHz clock crystal
- Alarm pulse or seconds clock output on RTCC pin



### REGISTER 20-1: RTCCON: RTC CONTROL REGISTER<sup>(1)</sup>

| Bit<br>Range | Bit<br>31/23/15/7       | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3      | Bit<br>26/18/10/2 | Bit<br>25/17/9/1       | Bit<br>24/16/8/0 |  |  |
|--------------|-------------------------|-------------------|-------------------|-------------------|------------------------|-------------------|------------------------|------------------|--|--|
| 04.04        | U-0                     | U-0               | U-0               | U-0               | U-0                    | U-0               | R/W-0                  | R/W-0            |  |  |
| 31:24        | —                       | —                 | _                 | _                 | —                      | —                 | CAL<9:8>               |                  |  |  |
| 00.40        | R/W-0                   | R/W-0             | R/W-0             | R/W-0             | R/W-0                  | R/W-0             | R/W-0                  | R/W-0            |  |  |
| 23:16        | CAL<7:0>                |                   |                   |                   |                        |                   |                        |                  |  |  |
| 45.0         | R/W-0                   | U-0               | R/W-0             | U-0               | U-0                    | U-0               | U-0                    | U-0              |  |  |
| 15:8         | ON <sup>(2,3)</sup>     | —                 | SIDL              | _                 | —                      | —                 | —                      | —                |  |  |
| 7.0          | R/W-0                   | R-0               | U-0               | U-0               | R/W-0                  | R-0               | R-0                    | R/W-0            |  |  |
| 7:0          | RTSECSEL <sup>(4)</sup> | RTCCLKON          | _                 | _                 | RTCWREN <sup>(5)</sup> | RTCSYNC           | HALFSEC <sup>(6)</sup> | RTCOE            |  |  |

### Legend:

| J. J.             |                        |                      |                                    |  |  |  |  |
|-------------------|------------------------|----------------------|------------------------------------|--|--|--|--|
| R = Readable bit  | e bit W = Writable bit |                      | U = Unimplemented bit, read as '0' |  |  |  |  |
| -n = Value at POR | '1' = Bit is set       | '0' = Bit is cleared | x = Bit is unknown                 |  |  |  |  |

#### bit 31-26 Unimplemented: Read as '0'

bit 25-16 CAL<9:0>: RTC Drift Calibration bits, which contain a signed 10-bit integer value 0111111111 = Maximum positive adjustment, adds 511 RTC clock pulses every one minute

|          | •                                                                                                                                                                                            |
|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          | •                                                                                                                                                                                            |
|          | 000000001 = Minimum positive adjustment, adds 1 RTC clock pulse every one minute<br>0000000000 = No adjustment                                                                               |
|          | <pre>1111111111 = Minimum negative adjustment, subtracts 1 RTC clock pulse every one minute .</pre>                                                                                          |
|          |                                                                                                                                                                                              |
|          | 100000000 = Minimum negative adjustment, subtracts 512 clock pulses every one minute                                                                                                         |
| bit 15   | ON: RTCC On bit <sup>(2,3)</sup>                                                                                                                                                             |
|          | 1 = RTCC module is enabled<br>0 = RTCC module is disabled                                                                                                                                    |
|          |                                                                                                                                                                                              |
| bit 14   | Unimplemented: Read as '0'                                                                                                                                                                   |
| bit 13   | SIDL: Stop in Idle Mode bit                                                                                                                                                                  |
|          | <ul> <li>1 = Disables the PBCLK to the RTCC when CPU enters in Idle mode</li> <li>0 = Continue normal operation in Idle mode</li> </ul>                                                      |
| bit 12-8 | Unimplemented: Read as '0'                                                                                                                                                                   |
| bit 7    | RTSECSEL: RTCC Seconds Clock Output Select bit <sup>(4)</sup>                                                                                                                                |
|          | 1 = RTCC Seconds Clock is selected for the RTCC pin                                                                                                                                          |
|          | 0 = RTCC Alarm Pulse is selected for the RTCC pin                                                                                                                                            |
| bit 6    | RTCCLKON: RTCC Clock Enable Status bit                                                                                                                                                       |
|          | 1 = RTCC Clock is actively running                                                                                                                                                           |
|          | 0 = RTCC Clock is not running                                                                                                                                                                |
| bit 5-4  | Unimplemented: Read as '0'                                                                                                                                                                   |
| Note 1:  | This register is reset only on a Power-on Reset (POR).                                                                                                                                       |
| 2:       |                                                                                                                                                                                              |
|          | ·····, ····,                                                                                                                                                                                 |
| 3:       | When using the 1:1 PBCLK divisor, the user's software should not read/write the peripheral's SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit. |
| 4:       | Requires RTCOE = 1 (RTCCON<0>) for the output to be active.                                                                                                                                  |
|          |                                                                                                                                                                                              |

- 5: The RTCWREN bit can be set only when the write sequence is enabled.
- 6: This bit is read-only. It is cleared to '0' on a write to the seconds bit fields (RTCTIME<14:8>).

# REGISTER 20-1: RTCCON: RTC CONTROL REGISTER<sup>(1)</sup> (CONTINUED)

- bit 3 RTCWREN: RTC Value Registers Write Enable bit<sup>(5)</sup>
  - 1 = RTC Value registers can be written to by the user
  - 0 = RTC Value registers are locked out from being written to by the user
- bit 2 RTCSYNC: RTCC Value Registers Read Synchronization bit
  - 1 = RTC Value registers can change while reading, due to a rollover ripple that results in an invalid data read If the register is read twice and results in the same data, the data can be assumed to be valid
  - 0 = RTC Value registers can be read without concern about a rollover ripple
- bit 1 HALFSEC: Half-Second Status bit<sup>(6)</sup>
  - 1 = Second half period of a second
  - 0 = First half period of a second
- bit 0 RTCOE: RTCC Output Enable bit
  - 1 = RTCC clock output enabled clock presented onto an I/O
  - 0 = RTCC clock output disabled
- Note 1: This register is reset only on a Power-on Reset (POR).
  - 2: The ON bit is only writable when RTCWREN = 1.
  - **3:** When using the 1:1 PBCLK divisor, the user's software should not read/write the peripheral's SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit.
  - 4: Requires RTCOE = 1 (RTCCON<0>) for the output to be active.
  - 5: The RTCWREN bit can be set only when the write sequence is enabled.
  - 6: This bit is read-only. It is cleared to '0' on a write to the seconds bit fields (RTCTIME<14:8>).

| Bit<br>Range | Bit<br>31/23/15/7        | Bit<br>30/22/14/6    | Bit<br>29/21/13/5  | Bit<br>28/20/12/4       | Bit<br>27/19/11/3         | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |
|--------------|--------------------------|----------------------|--------------------|-------------------------|---------------------------|-------------------|------------------|------------------|--|
| 31:24        | U-0                      | U-0                  | U-0                | U-0                     | U-0                       | U-0               | U-0              | U-0              |  |
|              | _                        | _                    | _                  | _                       | _                         | _                 | _                | _                |  |
| 00.40        | U-0                      | U-0                  | U-0                | U-0                     | U-0                       | U-0               | U-0              | U-0              |  |
| 23:16        | _                        | _                    | _                  | _                       | _                         | _                 | _                | _                |  |
| 45.0         | R/W-0                    | R/W-0                | R/W-0              | R-0                     | R/W-0                     | R/W-0             | R/W-0            | R/W-0            |  |
| 15:8         | ALRMEN <sup>(2,3)</sup>  | CHIME <sup>(3)</sup> | PIV <sup>(3)</sup> | ALRMSYNC <sup>(4)</sup> | AMASK<3:0> <sup>(3)</sup> |                   |                  |                  |  |
| 7.0          | R/W-0                    | R/W-0                | R/W-0              | R/W-0                   | R/W-0                     | R/W-0             | R/W-0            | R/W-0            |  |
| 7:0          | ARPT<7:0> <sup>(3)</sup> |                      |                    |                         |                           |                   |                  |                  |  |

#### REGISTER 20-2: RTCALRM: RTC ALARM CONTROL REGISTER<sup>(1)</sup>

#### Legend:

| Legena.           |                  |                        |                    |
|-------------------|------------------|------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, | read as '0'        |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared   | x = Bit is unknown |

#### bit 31-16 Unimplemented: Read as '0'

- bit 15 **ALRMEN:** Alarm Enable bit<sup>(2,3)</sup>
  - 1 = Alarm is enabled
  - 0 = Alarm is disabled

#### bit 14 CHIME: Chime Enable bit<sup>(3)</sup>

- 1 = Chime is enabled ARPT<7:0> is allowed to rollover from 0x00 to 0xFF
- 0 = Chime is disabled ARPT<7:0> stops once it reaches 0x00

#### bit 13 **PIV:** Alarm Pulse Initial Value bit<sup>(3)</sup>

When ALRMEN = 0, PIV is writable and determines the initial value of the Alarm Pulse. When ALRMEN = 1, PIV is read-only and returns the state of the Alarm Pulse.

#### bit 12 ALRMSYNC: Alarm Sync bit<sup>(4)</sup>

- 1 = ARPT<7:0> and ALRMEN may change as a result of a half second rollover during a read. The ARPT must be read repeatedly until the same value is read twice. This must be done since multiple bits may be changing, which are then synchronized to the PB clock domain
- 0 = ARPT<7:0> and ALRMEN can be read without concerns of rollover because the prescaler is > 32 RTC clocks away from a half-second rollover

#### bit 11-8 **AMASK<3:0>:** Alarm Mask Configuration bits<sup>(3)</sup>

- 0000 = Every half-second
- 0001 = Every second
- 0010 = Every 10 seconds
- 0011 = Every minute
- 0100 = Every 10 minutes
- 0101 = Every hour
- 0110 = Once a day
- 0111 = Once a week
- 1000 = Once a month
- 1001 = Once a year (except when configured for February 29, once every four years)
- 1010 = Reserved; do not use
- 1011 = Reserved; do not use
- 11xx = Reserved; do not use

#### **Note 1:** This register is reset only on a Power-on Reset (POR).

- **2:** Hardware clears the ALRMEN bit anytime the alarm event occurs, when ARPT<7:0> = 00 and CHIME = 0.
- 3: This field should not be written when the RTCC ON bit = '1' (RTCCON<15>) and ALRMSYNC = 1.
- 4: This assumes a CPU read will execute in less than 32 PBCLKs.

# **REGISTER 20-2: RTCALRM: RTC ALARM CONTROL REGISTER<sup>(1)</sup> (CONTINUED)**

```
bit 7-0 ARPT<7:0>: Alarm Repeat Counter Value bits<sup>(3)</sup>
11111111 = Alarm will trigger 256 times
```

00000000 = Alarm will trigger one time

The counter decrements on any alarm event. The counter only rolls over from 0x00 to 0xFF if CHIME = 1.

- Note 1: This register is reset only on a Power-on Reset (POR).
  - **2:** Hardware clears the ALRMEN bit anytime the alarm event occurs, when ARPT<7:0> = 00 and CHIME = 0.
  - 3: This field should not be written when the RTCC ON bit = '1' (RTCCON<15>) and ALRMSYNC = 1.
  - 4: This assumes a CPU read will execute in less than 32 PBCLKs.

| Bit<br>Range                   | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 04-04                          | R/W-x             | R/W-x             | R/W-x             | R/W-x             | R/W-x             | R/W-x             | R/W-x            | R/W-x            |
| 31:24                          |                   | HR10              | <3:0>             |                   |                   | HR01              | <3:0>            |                  |
| 00.40                          | R/W-x             | R/W-x             | R/W-x             | R/W-x             | R/W-x             | R/W-x             | R/W-x            | R/W-x            |
| 23:16                          |                   | MIN10             | <3:0>             |                   | MIN01<3:0>        |                   |                  |                  |
| 45.0                           | R/W-x             | R/W-x             | R/W-x             | R/W-x             | R/W-x             | R/W-x             | R/W-x            | R/W-x            |
| 15:8                           |                   | SEC10             | <3:0>             |                   |                   | SEC01             | <3:0>            |                  |
| 7.0                            | U-0               | U-0               | U-0               | U-0               | U-0               | I-0 U-0 U-0       |                  |                  |
| 7:0                            | —                 | —                 | _                 | _                 | -                 | _                 | _                |                  |
|                                |                   |                   |                   |                   |                   |                   |                  |                  |
| Legend:                        |                   |                   |                   |                   |                   |                   |                  |                  |
| R = Read                       | able bit          |                   | W = Writable      | e bit             | U = Unimple       | emented bit, re   | ead as '0'       |                  |
| -n = Value at POR '1' = Bit is |                   |                   | '1' = Bit is se   | et                | '0' = Bit is cl   | eared             | x = Bit is unl   | known            |

# REGISTER 20-3: RTCTIME: RTC TIME VALUE REGISTER<sup>(1)</sup>

bit 31-28 HR10<3:0>: Binary-Coded Decimal Value of Hours bits, 10 digits; contains a value from 0 to 2
bit 27-24 HR01<3:0>: Binary-Coded Decimal Value of Hours bits, 1 digit; contains a value from 0 to 9
bit 23-20 MIN10<3:0>: Binary-Coded Decimal Value of Minutes bits, 10 digits; contains a value from 0 to 5
bit 19-16 MIN01<3:0>: Binary-Coded Decimal Value of Minutes bits, 1 digit; contains a value from 0 to 9
bit 15-12 SEC10<3:0>: Binary-Coded Decimal Value of Seconds bits, 10 digits; contains a value from 0 to 5
bit 11-8 SEC01<3:0>: Binary-Coded Decimal Value of Seconds bits, 1 digit; contains a value from 0 to 9
bit 7-0 Unimplemented: Read as '0'

**Note 1:** This register is only writable when RTCWREN = 1 (RTCCON<3>).

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 21.24        | R/W-x             | R/W-x             | R/W-x             | R/W-x             | R/W-x             | R/W-x             | R/W-x            | R/W-x            |
| 31:24        | YEAR10<3:0>       |                   |                   |                   | YEAR01<3:0>       |                   |                  |                  |
| 23:16        | R/W-x             | R/W-x             | R/W-x             | R/W-x             | R/W-x             | R/W-x             | R/W-x            | R/W-x            |
|              |                   | MONTH             | 10<3:0>           |                   |                   | MONTH             | 01<3:0>          |                  |
| 45.0         | R/W-x             | R/W-x             | R/W-x             | R/W-x             | R/W-x             | R/W-x             | R/W-x            | R/W-x            |
| 15:8         |                   | DAY10             | <3:0>             |                   |                   | DAY01             | <3:0>            |                  |
| 7.0          | U-0               | U-0               | U-0               | U-0               | R/W-x             | R/W-x             | R/W-x            | R/W-x            |
| 7:0          | _                 | _                 | _                 | _                 |                   | WDAY0             | 1<3:0>           |                  |

### **REGISTER 20-4: RTCDATE: RTC DATE VALUE REGISTER<sup>(1)</sup>**

| Legend:           |                  |                          |                    |
|-------------------|------------------|--------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, r | ead as '0'         |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared     | x = Bit is unknown |

bit 31-28 YEAR10<3:0>: Binary-Coded Decimal Value of Years bits, 10 digits

bit 27-24 YEAR01<3:0>: Binary-Coded Decimal Value of Years bits, 1 digit

bit 23-20 MONTH10<3:0>: Binary-Coded Decimal Value of Months bits, 10 digits; contains a value from 0 to 1

bit 19-16 **MONTH01<3:0>:** Binary-Coded Decimal Value of Months bits, 1 digit; contains a value from 0 to 9

bit 15-12 **DAY10<3:0>:** Binary-Coded Decimal Value of Days bits, 10 digits; contains a value from 0 to 3

bit 11-8 DAY01<3:0>: Binary-Coded Decimal Value of Days bits, 1 digit; contains a value from 0 to 9

bit 7-4 Unimplemented: Read as '0'

bit 3-0 WDAY01<3:0>: Binary-Coded Decimal Value of Weekdays bits,1 digit; contains a value from 0 to 6

**Note 1:** This register is only writable when RTCWREN = 1 (RTCCON<3>).

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 04.04        | R/W-x             | R/W-x             | R/W-x             | R/W-x             | R/W-x             | R/W-x             | R/W-x            | R/W-x            |
| 31:24        |                   | HR10              | <3:0>             |                   |                   | HR01              | <3:0>            |                  |
| 23:16        | R/W-x             | R/W-x             | R/W-x             | R/W-x             | R/W-x             | R/W-x             | R/W-x            | R/W-x            |
|              |                   | MIN10             | <3:0>             |                   |                   | MIN01             | <3:0>            |                  |
| 45.0         | R/W-x             | R/W-x             | R/W-x             | R/W-x             | R/W-x             | R/W-x             | R/W-x            | R/W-x            |
| 15:8         |                   | SEC10             | <3:0>             |                   |                   | SEC01             | 1<3:0>           |                  |
| 7.0          | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 7:0          | —                 | —                 | —                 | —                 | —                 | —                 | —                | _                |
|              |                   |                   |                   |                   |                   |                   |                  |                  |
| Legend:      |                   |                   |                   |                   |                   |                   |                  |                  |
| R = Read     | able bit          |                   | W = Writable      | e bit             | U = Unimple       | emented bit, re   | ead as '0'       |                  |
| -n = Value   | e at POR          |                   | '1' = Bit is se   | et                | '0' = Bit is cl   | eared             | x = Bit is un    | known            |

### REGISTER 20-5: ALRMTIME: ALARM TIME VALUE REGISTER

bit 31-28 HR10<3:0>: Binary Coded Decimal value of hours bits, 10 digits; contains a value from 0 to 2
bit 27-24 HR01<3:0>: Binary Coded Decimal value of hours bits, 1 digit; contains a value from 0 to 9
bit 23-20 MIN10<3:0>: Binary Coded Decimal value of minutes bits, 10 digits; contains a value from 0 to 5
bit 19-16 MIN01<3:0>: Binary Coded Decimal value of minutes bits, 1 digit; contains a value from 0 to 9
bit 15-12 SEC10<3:0>: Binary Coded Decimal value of seconds bits, 10 digits; contains a value from 0 to 5
bit 11-8 SEC01<3:0>: Binary Coded Decimal value of seconds bits, 1 digit; contains a value from 0 to 9
bit 7-0 Unimplemented: Read as '0'

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 04.04        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31:24        | _                 | —                 | _                 | —                 | _                 | _                 |                  | _                |
| 00.40        | R/W-x             | R/W-x             | R/W-x             | R/W-x             | R/W-x             | R/W-x             | R/W-x            | R/W-x            |
| 23:16        |                   | MONT              | H10<3:0>          |                   |                   | MONTH             | 01<3:0>          |                  |
| 45.0         | R/W-x             | R/W-x             | R/W-x             | R/W-x             | R/W-x             | R/W-x             | R/W-x            | R/W-x            |
| 15:8         |                   | DAY               | 10<1:0>           |                   | DAY01             | <3:0>             |                  |                  |
| 7.0          | U-0               | U-0               | U-0               | U-0               | R/W-x             | R/W-x             | R/W-x            | R/W-x            |
| 7:0          | —                 | —                 | _                 | —                 |                   | WDAY0             | 1<3:0>           |                  |

#### REGISTER 20-6: ALRMDATE: ALARM DATE VALUE REGISTER

| Legend:           |                  |                       |                    |
|-------------------|------------------|-----------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit | , read as '0'      |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared  | x = Bit is unknown |

bit 31-24 Unimplemented: Read as '0'

bit 23-20 MONTH10<3:0>: Binary Coded Decimal value of months bits, 10 digits; contains a value from 0 to 1

bit 19-16 MONTH01<3:0>: Binary Coded Decimal value of months bits, 1 digit; contains a value from 0 to 9

bit 15-12 DAY10<3:0>: Binary Coded Decimal value of days bits, 10 digits; contains a value from 0 to 3

bit 11-8 **DAY01<3:0>:** Binary Coded Decimal value of days bits, 1 digit; contains a value from 0 to 9 bit 7-4 **Unimplemented:** Read as '0'

bit 3-0 WDAY01<3:0>: Binary Coded Decimal value of weekdays bits, 1 digit; contains a value from 0 to 6

# PIC32MX1XX/2XX

NOTES:

## 21.0 10-BIT ANALOG-TO-DIGITAL CONVERTER (ADC)

- Note 1: This data sheet summarizes the features of the PIC32MX1XX/2XX family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 17. "10-bit Analog-to-Digital Converter (ADC)" (DS61104) in the "PIC32 Family Reference Manual", which is available from the Microchip web site (www.microchip.com/PIC32).
  - Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The PIC32MX1XX/2XX 10-bit Analog-to-Digital Converter (ADC) includes the following features:

- Successive Approximation Register (SAR) conversion
- · Up to 1 Msps conversion speed
- · Up to 13 analog input pins
- External voltage reference input pins
- One unipolar, differential Sample and Hold Amplifier (SHA)
- · Automatic Channel Scan mode
- · Selectable conversion trigger source
- · 16-word conversion result buffer
- · Selectable buffer fill modes
- Eight conversion result format options
- · Operation during CPU Sleep and Idle modes

A block diagram of the 10-bit ADC is illustrated in Figure 21-1. The 10-bit ADC has up to 13 analog input pins, designated AN0-AN12. In addition, there are two analog input pins for external voltage reference connections. These voltage reference inputs may be shared with other analog input pins and may be common to other analog module references.

#### FIGURE 21-1: ADC1 MODULE BLOCK DIAGRAM



- 4: See Section 23.0 "Comparator Voltage Reference (CVREF)" for more information.
- 5: This selection is only used with CTMU capacitive and time measurement.

# PIC32MX1XX/2XX

#### FIGURE 21-2: ADC CONVERSION CLOCK PERIOD BLOCK DIAGRAM



| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1    | Bit<br>24/16/8/0    |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|---------------------|---------------------|
| 31:24        | U-0                 | U-0                 |
|              |                   | —                 | _                 | _                 | _                 | —                 | —                   | —                   |
| 22:16        | U-0                 | U-0                 |
| 23:16        |                   | —                 | _                 | _                 | —                 | —                 | —                   | —                   |
| 45.0         | R/W-0             | U-0               | R/W-0             | U-0               | U-0               | R/W-0             | R/W-0               | R/W-0               |
| 15:8         | 0N <sup>(1)</sup> | _                 | SIDL              | _                 | _                 | FORM<2:0>         |                     |                     |
|              | R/W-0             | R/W-0             | R/W-0             | R/W-0             | U-0               | R/W-0             | R/W-0, HSC          | R/C-0, HSC          |
| 7:0          |                   | SSRC<2:0>         |                   | CLRASAM           | _                 | ASAM              | SAMP <sup>(2)</sup> | DONE <sup>(3)</sup> |

#### REGISTER 21-1: AD1CON1: ADC CONTROL REGISTER 1

#### Legend:

| R = Readable bit  | Readable bit W = Writable bit |                      | U = Unimplemented bit, read as '0' |  |  |  |
|-------------------|-------------------------------|----------------------|------------------------------------|--|--|--|
| -n = Value at POR | '1' = Bit is set              | '0' = Bit is cleared | x = Bit is unknown                 |  |  |  |

bit 31-16 Unimplemented: Read as '0'

- bit 15 **ON:** ADC Operating Mode bit<sup>(1)</sup>
  - 1 = ADC module is operating
  - 0 = ADC module is not operating
- bit 14 **Unimplemented:** Read as '0'
- bit 13 **SIDL:** Stop in Idle Mode bit
  - 1 = Discontinue module operation when device enters Idle mode
  - 0 = Continue module operation in Idle mode
- bit 12-11 Unimplemented: Read as '0'
- bit 10-8 **FORM<2:0>:** Data Output Format bits
  - 011 = Signed Fractional 16-bit (DOUT = 0000 0000 0000 0000 sddd dddd dd00 0000)
  - 010 = Fractional 16-bit (DOUT = 0000 0000 0000 0000 dddd dddd dd00 0000)

  - 000 = Integer 16-bit (DOUT = 0000 0000 0000 0000 0000 00dd dddd dddd)
  - 111 = Signed Fractional 32-bit (DOUT = sddd dddd dd00 0000 0000 0000)
  - 110 = Fractional 32-bit (DOUT = dddd dddd dd00 0000 0000 0000 0000)
  - 101 = Signed Integer 32-bit (DOUT = ssss ssss ssss ssss ssss sssd dddd dddd)
  - 100 = Integer 32-bit (DOUT = 0000 0000 0000 0000 0000 00dd dddd dddd)
- bit 7-5 **SSRC<2:0>:** Conversion Trigger Source Select bits
  - 111 = Internal counter ends sampling and starts conversion (auto convert)
  - 110 = Reserved
  - 101 = Reserved
  - 100 = Reserved
  - 011 = CTMU ends sampling and starts conversion
  - 010 = Timer 3 period match ends sampling and starts conversion
  - 001 = Active transition on INT0 pin ends sampling and starts conversion
  - 000 = Clearing SAMP bit ends sampling and starts conversion
- **Note 1:** When using 1:1 PBCLK divisor, the user's software should not read/write the peripheral's SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit.
  - 2: If ASAM = 0, software can write a '1' to start sampling. This bit is automatically set by hardware if ASAM = 1. If SSRC = 0, software can write a '0' to end sampling and start conversion. If SSRC ≠ '0', this bit is automatically cleared by hardware to end sampling and start conversion.
  - **3:** This bit is automatically set by hardware when analog-to-digital conversion is complete. Software can write a '0' to clear this bit (a write of '1' is not allowed). Clearing this bit does not affect any operation already in progress. This bit is automatically cleared by hardware at the start of a new conversion.

#### **REGISTER 21-1:** AD1CON1: ADC CONTROL REGISTER 1 (CONTINUED)

bit 4 **CLRASAM:** Stop Conversion Sequence bit (when the first ADC interrupt is generated)

- 1 = Stop conversions when the first ADC interrupt is generated. Hardware clears the ASAM bit when the ADC interrupt is generated.
- 0 = Normal operation, buffer contents will be overwritten by the next conversion sequence
- bit 3 Unimplemented: Read as '0'
- bit 2 **ASAM:** ADC Sample Auto-Start bit

1 = Sampling begins immediately after last conversion completes; SAMP bit is automatically set.

- 0 = Sampling begins when SAMP bit is set
- bit 1 SAMP: ADC Sample Enable bit<sup>(2)</sup>
  - 1 = The ADC sample and hold amplifier is sampling
  - 0 = The ADC sample/hold amplifier is holding
  - When ASAM = 0, writing '1' to this bit starts sampling.
  - When SSRC = 000, writing '0' to this bit will end sampling and start conversion.
- bit 0 DONE: Analog-to-Digital Conversion Status bit<sup>(3)</sup>
  - 1 = Analog-to-digital conversion is done
  - 0 = Analog-to-digital conversion is not done or has not started

Clearing this bit will not affect any operation in progress.

- **Note 1:** When using 1:1 PBCLK divisor, the user's software should not read/write the peripheral's SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit.
  - 2: If ASAM = 0, software can write a '1' to start sampling. This bit is automatically set by hardware if ASAM = 1. If SSRC = 0, software can write a '0' to end sampling and start conversion. If SSRC ≠ '0', this bit is automatically cleared by hardware to end sampling and start conversion.
  - **3:** This bit is automatically set by hardware when analog-to-digital conversion is complete. Software can write a '0' to clear this bit (a write of '1' is not allowed). Clearing this bit does not affect any operation already in progress. This bit is automatically cleared by hardware at the start of a new conversion.

#### **REGISTER 21-2:** AD1CON2: ADC CONTROL REGISTER 2

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 21.24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31:24        | —                 | —                 | —                 | —                 | —                 | —                 | —                | —                |
| 22:16        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23:16        | —                 | —                 | —                 | —                 | —                 | —                 | —                | —                |
| 15.0         | R/W-0             | R/W-0             | R/W-0             | R/W-0             | U-0               | R/W-0             | U-0              | U-0              |
| 15:8         |                   | VCFG<2:0>         | •                 | OFFCAL            | —                 | CSCNA             | —                |                  |
| 7.0          | R-0               | U-0               | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
| 7:0          | BUFS              |                   |                   | SMP               | /<3:0>            |                   | BUFM A           | ALTS             |

#### Legend:

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ad as '0'          |
|-------------------|------------------|---------------------------|--------------------|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

#### bit 31-16 Unimplemented: Read as '0'

bit 15-13 VCFG<2:0>: Voltage Reference Configuration bits

|     | VREFH              | VREFL              |
|-----|--------------------|--------------------|
| 000 | AVdd               | AVss               |
| 001 | External VREF+ pin | AVss               |
| 010 | AVdd               | External VREF- pin |
| 011 | External VREF+ pin | External VREF- pin |
| 1xx | AVdd               | AVss               |

#### bit 12 OFFCAL: Input Offset Calibration Mode Select bit

```
1 = Enable Offset Calibration mode
```

Positive and negative inputs of the sample and hold amplifier are connected to VREFL

#### 0 = Disable Offset Calibration mode

The inputs to the sample and hold amplifier are controlled by AD1CHS or AD1CSSL

#### bit 11 Unimplemented: Read as '0'

- bit 10 CSCNA: Input Scan Select bit
  - 1 = Scan inputs
  - 0 = Do not scan inputs

#### bit 9-8 Unimplemented: Read as '0'

- bit 7 BUFS: Buffer Fill Status bit
  - Only valid when BUFM = 1.
    - 1 = ADC is currently filling buffer 0x8-0xF, user should access data in 0x0-0x7
    - 0 = ADC is currently filling buffer 0x0-0x7, user should access data in 0x8-0xF

#### bit 6 Unimplemented: Read as '0'

#### bit 5-2 SMPI<3:0>: Sample/Convert Sequences Per Interrupt Selection bits

```
1111 = Interrupts at the completion of conversion for each 16^{th} sample/convert sequence
1110 = Interrupts at the completion of conversion for each 15^{th} sample/convert sequence
```

- 0001 = Interrupts at the completion of conversion for each 2<sup>nd</sup> sample/convert sequence 0000 = Interrupts at the completion of conversion for each sample/convert sequence
- bit 1 BUFM: ADC Result Buffer Mode Select bit
  - 1 = Buffer configured as two 8-word buffers, ADC1BUF7-ADC1BUF0, ADC1BUFF-ADCBUF8
    - 0 = Buffer configured as one 16-word buffer ADC1BUFF-ADC1BUF0
- bit 0 ALTS: Alternate Input Sample Mode Select bit
  - 1 = Uses Sample A input multiplexer settings for first sample, then alternates between Sample B and Sample A input multiplexer settings for all subsequent samples
  - 0 = Always use Sample A input multiplexer settings

#### REGISTER 21-3: AD1CON3: ADC CONTROL REGISTER 3

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3        | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |
|--------------|-------------------|-------------------|-------------------|-------------------|--------------------------|-------------------|------------------|------------------|--|--|
| 31:24        | U-0               | U-0               | U-0               | U-0               | U-0                      | U-0               | U-0              | U-0              |  |  |
|              | —                 | —                 | _                 | _                 | —                        | —                 | —                | —                |  |  |
| 00.40        | U-0               | U-0               | U-0               | U-0               | U-0                      | U-0               | U-0              | U-0              |  |  |
| 23:16        | —                 | —                 | _                 | _                 | —                        | —                 | —                | —                |  |  |
| 45.0         | R/W-0             | U-0               | U-0               | R/W-0             | R/W-0                    | R/W-0             | R/W-0            | R/W-0            |  |  |
| 15:8         | ADRC              | _                 | _                 |                   | SAMC<4:0> <sup>(1)</sup> |                   |                  |                  |  |  |
| 7.0          | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0                    | R/W-0             | R/W              | R/W-0            |  |  |
| 7:0          |                   |                   |                   | ADCS<             | 7:0> <sup>(2)</sup>      |                   |                  |                  |  |  |

#### Legend:

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ead as '0'         |
|-------------------|------------------|---------------------------|--------------------|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

bit 31-16 Unimplemented: Read as '0'

- bit 15 ADRC: ADC Conversion Clock Source bit 1 = Clock derived from FRC
  - 0 = Clock derived from Peripheral Bus Clock (PBCLK)
- bit 14-13 Unimplemented: Read as '0'
- **Note 1:** This bit is only used if the SSRC<2:0> bits (AD1CON1<7:5>) = 111.
  - **2:** This bit is not used if the ADRC bit (AD1CON3<15>) = 1.

#### REGISTER 21-4: AD1CHS: ADC INPUT SELECT REGISTER

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|
| 04.04        | R/W-0             | U-0               | U-0               | U-0               | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |
| 31:24        | CH0NB             | _                 | _                 | _                 | CH0SB<3:0>        |                   |                  |                  |  |
| 00.40        | R/W-0             | U-0               | U-0               | U-0               | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |
| 23:16        | CH0NA             | —                 | _                 | _                 | CH0SA<3:0>        |                   |                  |                  |  |
| 45.0         | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |
| 15:8         | —                 | _                 | _                 | _                 | _                 | —                 | _                | _                |  |
| 7.0          | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |
| 7:0          | —                 |                   |                   |                   | _                 |                   | _                |                  |  |

# Legend:

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |  |
|-------------------|------------------|------------------------------------|--------------------|--|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |

| bit 31    | CH0NB: Negative Input Select bit for Sample B                                                                                                |
|-----------|----------------------------------------------------------------------------------------------------------------------------------------------|
|           | 1 = Channel 0 negative input is AN1                                                                                                          |
|           | 0 = Channel 0 negative input is VREFL                                                                                                        |
| bit 30-28 | Unimplemented: Read as '0'                                                                                                                   |
| bit 27-24 | CH0SB<3:0>: Positive Input Select bits for Sample B                                                                                          |
|           | 1111 = Channel 0 positive input is Open <sup>(1)</sup>                                                                                       |
|           | 1110 = Channel 0 positive input is IVREF <sup>(2)</sup><br>1101 = Channel 0 positive input is CTMU temperature sensor (CTMUT) <sup>(3)</sup> |
|           | 1100 = Channel 0 positive input is $AN12^{(4)}$                                                                                              |
|           | •                                                                                                                                            |
|           | •                                                                                                                                            |
|           | •                                                                                                                                            |
|           | 0001 = Channel 0 positive input is AN1                                                                                                       |
|           | 0000 = Channel 0 positive input is AN0                                                                                                       |
| bit 23    | CH0NA: Negative Input Select bit for Sample A Multiplexer Setting <sup>(2)</sup>                                                             |
|           | <ol> <li>Channel 0 negative input is AN1</li> <li>Channel 0 negative input is VREFL</li> </ol>                                               |
| bit 22-20 | Unimplemented: Read as '0'                                                                                                                   |
| bit 19-16 | CH0SA<3:0>: Positive Input Select bits for Sample A Multiplexer Setting                                                                      |
| DIL 19-10 | 1111 = Channel 0 positive input is Open <sup>(1)</sup>                                                                                       |
|           | 1110 = Channel 0 positive input is $IVREF^{(2)}$                                                                                             |
|           | 1101 = Channel 0 positive input is CTMU temperature (CTMUT) <sup>(3)</sup>                                                                   |
|           | 1100 = Channel 0 positive input is AN12 <sup>(4)</sup>                                                                                       |
|           | •                                                                                                                                            |
|           | •                                                                                                                                            |
|           |                                                                                                                                              |
|           | 0001 = Channel 0 positive input is AN1<br>0000 = Channel 0 positive input is AN0                                                             |
| bit 15-0  | Unimplemented: Read as '0'                                                                                                                   |
| Note 1:   | This selection is only used with CTMU capacitive and time measurement.                                                                       |
| 2:        | See Section 23.0 "Comparator Voltage Reference (CVREF)" for more information.                                                                |
| 3:        | See Section 24.0 "Charge Time Measurement Unit (CTMU)" for more information.                                                                 |
| 4:        | AN12 is only available on 44-pin devices. AN6-AN8 are not available on 28-pin devices.                                                       |
|           | · · · · · · · · · · · · · · · · · · ·                                                                                                        |

| REGISTE      | REGISTER 21-5: AD1CSSL: ADC INPUT SCAN SELECT REGISTER |                   |                   |                   |                   |                   |                  |  |  |
|--------------|--------------------------------------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|--|--|
| Bit<br>Range | Bit<br>31/23/15/7                                      | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 |  |  |
| 24.24        | U-0                                                    | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              |  |  |
| 31:24        | -                                                      | —                 | —                 | —                 | —                 | —                 | —                |  |  |
| 00.40        | U-0                                                    | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              |  |  |
| 23:16        | —                                                      | —                 | —                 | —                 | —                 | —                 | —                |  |  |
| 45.0         | R/W-0                                                  | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            |  |  |
| 15:8         | CSSL15                                                 | CSSL14            | CSSL13            | CSSL12            | CSSL11            | CSSL10            | CSSL9            |  |  |

R/W-0

CSSL5

#### Leaend:

7:0

| =ogonan           |                  |                                    |                    |  |
|-------------------|------------------|------------------------------------|--------------------|--|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |  |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |

R/W-0

CSSL4

R/W-0

CSSL3

R/W-0

CSSL2

bit 31-16 Unimplemented: Read as '0'

R/W-0

CSSL7

bit 15-0 CSSL<15:0>: ADC Input Pin Scan Selection bits<sup>(1,2)</sup>

R/W-0

CSSL6

- 1 = Select ANx for input scan
- 0 = Skip ANx for input scan
- Note 1: CSSL = ANx, where x = 0-12; CSSL13 selects CTMU input for scan; CSSL14 selects IVREF for scan; CSSL15 selects Vss for scan.
  - 2: On devices with less than 13 analog inputs, all CSSLx bits can be selected; however, inputs selected for scan without a corresponding input on the device will convert to VREFL.

Bit 24/16/8/0 U-0 \_\_\_\_ U-0 — R/W-0 CSSL8

R/W-0

CSSL0

R/W-0

CSSL1

## 22.0 COMPARATOR

- Note 1: This data sheet summarizes the features of the PIC32MX1XX/2XX family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 19. "Comparator" (DS61110) in the "PIC32 Family Reference Manual", which is available from the Microchip web site (www.microchip.com/PIC32).
  - Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The PIC32MX1XX/2XX Analog Comparator module contains three comparators that can be configured in a variety of ways.

Following are some of the key features of this module:

- Selectable inputs available include:
  - Analog inputs multiplexed with I/O pins
  - On-chip internal absolute voltage reference (IVREF)
  - Comparator voltage reference (CVREF)
- Outputs can be Inverted
- Selectable interrupt generation

A block diagram of the comparator module is provided in Figure 22-1.



| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5   | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|---------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 04.04        | U-0               | U-0               | U-0                 | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31:24        | —                 | —                 | —                   | —                 | —                 | —                 | —                | —                |
| 00.40        | U-0               | U-0               | U-0                 | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23:16        | —                 | —                 | —                   | —                 | —                 | —                 | —                | —                |
| 45.0         | R/W-0             | R/W-0             | R/W-0               | U-0               | U-0               | U-0               | U-0              | R-0              |
| 15:8         | ON <sup>(1)</sup> | COE               | CPOL <sup>(2)</sup> | _                 | —                 | —                 | —                | COUT             |
| 7.0          | R/W-1             | R/W-1             | U-0                 | R/W-0             | U-0               | U-0               | R/W-1            | R/W-1            |
| 7:0          | EVPOL             | <1:0>             | _                   | CREF              | _                 | _                 | CCH              | <1:0>            |

#### REGISTER 22-1: CMXCON: COMPARATOR CONTROL REGISTER

#### Legend:

| Logona.           |                  |                                    |                    |  |
|-------------------|------------------|------------------------------------|--------------------|--|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |  |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |

#### bit 31-16 **Unimplemented:** Read as '0'

- bit 15 **ON:** Comparator ON bit<sup>(1)</sup>
  - 1 = Module is enabled. Setting this bit does not affect the other bits in this register
  - 0 = Module is disabled and does not consume current. Clearing this bit does not affect the other bits in this register
- bit 14 COE: Comparator Output Enable bit
  - 1 = Comparator output is driven on the output CxOUT pin
  - 0 = Comparator output is not driven on the output CxOUT pin
- bit 13 CPOL: Comparator Output Inversion bit<sup>(2)</sup>
  - 1 = Output is inverted
  - 0 = Output is not inverted
- bit 12-9 Unimplemented: Read as '0'
- bit 8 **COUT:** Comparator Output bit
  - 1 = Output of the Comparator is a '1'
  - 0 = Output of the Comparator is a '0'
- bit 7-6 **EVPOL<1:0>:** Interrupt Event Polarity Select bits
  - 11 = Comparator interrupt is generated on a low-to-high or high-to-low transition of the comparator output
  - 10 = Comparator interrupt is generated on a high-to-low transition of the comparator output
  - 01 = Comparator interrupt is generated on a low-to-high transition of the comparator output
  - 00 = Comparator interrupt generation is disabled

#### bit 5 Unimplemented: Read as '0'

- bit 4 CREF: Comparator Positive Input Configure bit
  - 1 = Comparator non-inverting input is connected to the internal CVREF
  - 0 = Comparator non-inverting input is connected to the CXINA pin
- bit 3-2 Unimplemented: Read as '0'
- bit 1-0 CCH<1:0>: Comparator Negative Input Select bits for Comparator
  - 11 = Comparator inverting input is connected to the IVREF
  - 10 = Comparator inverting input is connected to the CxIND pin
  - 01 = Comparator inverting input is connected to the CxINC pin
  - 00 = Comparator inverting input is connected to the CxINB pin
- **Note 1:** When using the 1:1 PBCLK divisor, the user's software should not read/write the peripheral's SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit.
  - **2:** Setting this bit will invert the signal to the comparator interrupt generator as well. This will result in an interrupt being generated on the opposite edge from the one selected by EVPOL<1:0>.

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 31:24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
|              | -                 | —                 | -                 | —                 | _                 | _                 | -                | —                |
| 23:16        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
|              | _                 | —                 | —                 | —                 | —                 | -                 | —                | —                |
| 15:8         | U-0               | U-0               | R/W-0             | U-0               | U-0               | U-0               | U-0              | U-0              |
|              | _                 | —                 | SIDL              | —                 | _                 |                   |                  | —                |
| 7:0          | U-0               | U-0               | U-0               | U-0               | U-0               | R-0               | R-0              | R-0              |
|              | _                 |                   | _                 |                   |                   | C3OUT             | C2OUT            | C1OUT            |

#### REGISTER 22-2: CMSTAT: COMPARATOR STATUS REGISTER

#### Legend:

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |
|-------------------|------------------|------------------------------------|--------------------|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |

- bit 31-14 Unimplemented: Read as '0'
- bit 13 SIDL: Stop in IDLE Control bit
  - 1 = All Comparator modules are disabled in IDLE mode
  - 0 = All Comparator modules continue to operate in the IDLE mode
- bit 12-3 Unimplemented: Read as '0'
- bit 2 C3OUT: Comparator Output bit
  - 1 = Output of Comparator 3 is a '1'
  - 0 = Output of Comparator 3 is a '0'

#### bit 1 C2OUT: Comparator Output bit

- 1 = Output of Comparator 2 is a '1'
- 0 = Output of Comparator 2 is a '0'

#### bit 0 C1OUT: Comparator Output bit

- 1 = Output of Comparator 1 is a '1'
- 0 = Output of Comparator 1 is a '0'

# PIC32MX1XX/2XX

NOTES:

## 23.0 COMPARATOR VOLTAGE REFERENCE (CVREF)

- Note 1: This data sheet summarizes the features of the PIC32MX1XX/2XX family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 20. "Comparator Voltage Reference (CVREF)" (DS61109) in the "PIC32 Family Reference Manual", which is available from the Microchip web site (www.microchip.com/PIC32).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The CVREF module is a 16-tap, resistor ladder network that provides a selectable reference voltage. Although its primary purpose is to provide a reference for the analog comparators, it also may be used independently of them.

A block diagram of the module is illustrated in Figure 23-1. The resistor ladder is segmented to provide two ranges of voltage reference values and has a power-down function to conserve power when the reference is not being used. The module's supply reference can be provided from either device VDD/Vss or an external voltage reference. The CVREF output is available for the comparators and typically available for pin output.

The comparator voltage reference has the following features:

- High and low range selection
- · Sixteen output levels available for each range
- Internally connected to comparators to conserve device pins
- · Output can be connected to a pin

#### FIGURE 23-1: COMPARATOR VOLTAGE REFERENCE BLOCK DIAGRAM



| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 31:24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
|              |                   | _                 | _                 | _                 | _                 | _                 | _                | _                |
| 23:16        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
|              |                   | _                 | _                 | -                 | _                 | _                 | _                | —                |
| 15:8         | R/W-0             | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
|              | 0N <sup>(1)</sup> | _                 | _                 | —                 | —                 | _                 | _                | —                |
| 7:0          | U-0               | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
|              | _                 | CVROE             | CVRR              | CVRSS             | CVR<3:0>          |                   |                  |                  |

#### REGISTER 23-1: CVRCON: COMPARATOR VOLTAGE REFERENCE CONTROL REGISTER

#### Legend:

| - 5               |                  |                                    |                    |  |
|-------------------|------------------|------------------------------------|--------------------|--|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |  |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |

#### bit 31-16 Unimplemented: Read as '0'

- bit 15 **ON:** Comparator Voltage Reference On bit<sup>(1)</sup>
  - 1 = Module is enabled
    - Setting this bit does not affect other bits in the register.
  - 0 = Module is disabled and does not consume current.
    - Clearing this bit does not affect the other bits in the register.

## bit 14-7 Unimplemented: Read as '0'

- bit 6 **CVROE:** CVREFOUT Enable bit
  - 1 = Voltage level is output on CVREFOUT pin
  - 0 = Voltage level is disconnected from CVREFOUT pin
- bit 5 **CVRR:** CVREF Range Selection bit
  - 1 = 0 to 0.67 CVRSRC, with CVRSRC/24 step size
  - $_{\rm 0}$  = 0.25 CVRsRc to 0.75 CVRsRc, with CVRsRc/32 step size
- bit 4 CVRSS: CVREF Source Selection bit
  - 1 = Comparator voltage reference source, CVRSRC = (VREF+) (VREF-)
  - 0 = Comparator voltage reference source, CVRSRC = AVDD AVSS
- bit 3-0 **CVR<3:0>:** CVREF Value Selection 0  $\leq$ CVR<3:0>  $\leq$ 15 bits

# When CVRR = 1: CVREF = (CVR<3:0>/24) • (CVRSRC) When CVRR = 0: CVREF = 1/4 • (CVRSRC) + (CVR<3:0>/32) • (CVRSRC)

**Note 1:** When using 1:1 PBCLK divisor, the user's software should not read/write the peripheral's SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit.

#### 24.0 CHARGE TIME MEASUREMENT UNIT (CTMU)

- Note 1: This data sheet summarizes the features of the PIC32MX1XX/2XX family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 37. "Charge Time Measurement Unit (CTMU)" (DS61167) in the "PIC32 Family Reference Manual", which is available from the Microchip web site (www.microchip.com).
  - Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The Charge Time Measurement Unit (CTMU) is a flexible analog module that has a configurable current source with a digital configuration circuit built around it. The CTMU can be used for differential time measurement between pulse sources and can be used for generating an asynchronous pulse. By working with other on-chip analog modules, the CTMU can be used for high resolution time measurement, measure capacitance, measure relative changes in capacitance or generate output pulses with a specific time delay. The CTMU is ideal for interfacing with capacitive-based sensors.

The module includes the following key features:

- Up to 13 channels available for capacitive or time measurement input
- · On-chip precision current source
- · 16-edge input trigger sources
- · Selection of edge or level-sensitive inputs
- · Polarity control for each edge source
- Control of edge sequence
- · Control of response to edges
- · High precision time measurement
- Time delay of external or internal signal asynchronous to system clock
- Integrated temperature sensing diode
- · Control of current source during auto-sampling
- · Four current source ranges
- Time measurement resolution of one nanosecond

A block diagram of the CTMU is shown in Figure 24-1.



#### FIGURE 24-1: CTMU BLOCK DIAGRAM

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4   | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1       | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|---------------------|-------------------|-------------------|------------------------|------------------|
| 31:24        | R/W-0             | R/W-0             | R/W-0             | R/W-0               | R/W-0             | R/W-0             | R/W-0                  | R/W-0            |
| 31.24        | EDG1MOD           | EDG1POL           |                   | EDG1S               | EDG2STAT          | EDG1STAT          |                        |                  |
| 23:16        | R/W-0             | R/W-0             | R/W-0             | R/W-0               | R/W-0             | R/W-0             | U-0                    | U-0              |
| 23.10        | EDG2MOD           | EDG2POL           |                   | EDG2S               | —                 | —                 |                        |                  |
| 15:8         | R/W-0             | U-0               | R/W-0             | R/W-0               | R/W-0             | R/W-0             | R/W-0                  | R/W-0            |
| 10.0         | ON                | _                 | CTMUSIDL          | TGEN <sup>(1)</sup> | EDGEN             | EDGSEQEN          | IDISSEN <sup>(2)</sup> | CTTRIG           |
| 7:0          | R/W-0             | R/W-0             | R/W-0             | R/W-0               | R/W-0             | R/W-0             | R/W-0                  | R/W-0            |
| 7.0          | ITRIM<5:0>        |                   |                   |                     |                   | IRNG              | <1:0>                  |                  |

#### REGISTER 24-1: CTMUCON: CTMU CONTROL REGISTER

#### Legend:

| 3                 |                  |                           |                    |
|-------------------|------------------|---------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ad as '0'          |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

- bit 31 EDG1MOD: Edge1 Edge Sampling Select bit
  - 1 = Input is edge-sensitive
  - 0 = Input is level-sensitive
- bit 30 EDG1POL: Edge 1 Polarity Select bit
  - 1 = Edge1 programmed for a positive edge response
  - 0 = Edge1 programmed for a negative edge response
- bit 29-26 EDG1SEL<3:0>: Edge 1 Source Select bits
  - 1111 = C3OUT pin is selected
    - 1110 = C2OUT pin is selected
    - 1101 = C1OUT pin is selected
    - 1100 = IC3 Capture Event is selected
    - 1011 = IC2 Capture Event is selected
    - 1010 = IC1 Capture Event is selected
    - 1001 = CTED8 pin is selected
    - 1000 = CTED7 pin is selected
    - 0111 = CTED6 pin is selected
    - 0110 = CTED5 pin is selected
    - 0101 = CTED4 pin is selected
    - 0100 = CTED3 pin is selected
    - 0011 = CTED1 pin is selected
    - 0010 = CTED2 pin is selected
    - 0001 = OC1 Compare Event is selected 0000 = Timer1 Event is selected
- bit 25 EDG2STAT: Edge2 Status bit

Indicates the status of Edge2 and can be written to control edge source

- 1 = Edge2 has occurred
- 0 = Edge2 has not occurred
- **Note 1:** When this bit is set for Pulse Delay Generation, the EDG2SEL<2:0> bits must be set to '1110' to select C2OUT.
  - 2: The ADC module Sample and Hold capacitor is not automatically discharged between sample/conversion cycles. Software using the ADC as part of a capacitive measurement, must discharge the ADC capacitor before conducting the measurement. The IDISSEN bit, when set to '1', performs this function. The ADC module must be sampling while the IDISSEN bit is active to connect the discharge sink to the capacitor array.
  - 3: Refer to the CTMU Current Source Specifications (Table 29-39) in Section 29.0 "Electrical Characteristics" for current values.
  - **4:** This bit setting is not available for the CTMU temperature diode.

#### REGISTER 24-1: CTMUCON: CTMU CONTROL REGISTER (CONTINUED)

- bit 24 EDG1STAT: Edge1 Status bit Indicates the status of Edge1 and can be written to control edge source 1 = Edge1 has occurred 0 = Edge1 has not occurred bit 23 EDG2MOD: Edge2 Edge Sampling Select bit 1 = Input is edge-sensitive 0 = Input is level-sensitive bit 22 EDG2POL: Edge 2 Polarity Select bit 1 = Edge2 programmed for a positive edge response 0 = Edge2 programmed for a negative edge response bit 21-18 EDG2SEL<3:0>: Edge 2 Source Select bits 1111 = C3OUT pin is selected 1110 = C2OUT pin is selected 1101 = C1OUT pin is selected 1100 = PBCLK clock is selected 1011 = IC3 Capture Event is selected 1010 = IC2 Capture Event is selected 1001 = IC1 Capture Event is selected 1000 = CTED13 pin is selected 0111 = CTED12 pin is selected 0110 = CTED11 pin is selected 0101 = CTED10 pin is selected 0100 = CTED9 pin is selected 0011 = CTED1 pin is selected 0010 = CTED2 pin is selected 0001 = OC1 Compare Event is selected 0000 = Timer1 Event is selected
  - bit 17-16 **Unimplemented:** Read as '0'
  - bit 15 ON: ON Enable bit
    - 1 = Module is enabled
    - 0 = Module is disabled
  - bit 14 Unimplemented: Read as '0'
  - bit 13 **CTMUSIDL:** Stop in Idle Mode bit
    - 1 = Discontinue module operation when device enters Idle mode
    - 0 = Continue module operation in Idle mode
  - bit 12 **TGEN:** Time Generation Enable bit<sup>(1)</sup>
    - 1 = Enables edge delay generation
    - 0 = Disables edge delay generation

#### bit 11 EDGEN: Edge Enable bit

- 1 = Edges are not blocked
- 0 = Edges are blocked
- **Note 1:** When this bit is set for Pulse Delay Generation, the EDG2SEL<2:0> bits must be set to '1110' to select C2OUT.
  - 2: The ADC module Sample and Hold capacitor is not automatically discharged between sample/conversion cycles. Software using the ADC as part of a capacitive measurement, must discharge the ADC capacitor before conducting the measurement. The IDISSEN bit, when set to '1', performs this function. The ADC module must be sampling while the IDISSEN bit is active to connect the discharge sink to the capacitor array.
  - 3: Refer to the CTMU Current Source Specifications (Table 29-39) in Section 29.0 "Electrical Characteristics" for current values.
  - 4: This bit setting is not available for the CTMU temperature diode.

#### REGISTER 24-1: CTMUCON: CTMU CONTROL REGISTER (CONTINUED)

- bit 10 **EDGSEQEN:** Edge Sequence Enable bit
  - 1 = Edge1 must occur before Edge2 can occur
    - 0 = No edge sequence is needed
- bit 9 **IDISSEN:** Analog Current Source Control bit<sup>(2)</sup>
  - 1 = Analog current source output is grounded
  - 0 = Analog current source output is not grounded
- bit 8 CTTRIG: Trigger Control bit
  - 1 = Trigger output is enabled
  - 0 = Trigger output is disabled
- bit 7-2 ITRIM<5:0>: Current Source Trim bits
  - 011111 = Maximum positive change from nominal current 011110
    - ,
    - 000001 = Minimum positive change from nominal current
       000000 = Nominal current output specified by IRNG<1:0>
       111111 = Minimum negative change from nominal current
  - •

bit 1-0

- 100010
- 100001 = Maximum negative change from nominal current
- IRNG<1:0>: Current Range Select bits<sup>(3)</sup>
  - 11 = 100 times base current
  - 10 = 10 times base current
  - 01 = Base current level
  - 00 = 1000 times base current<sup>(4)</sup>
- **Note 1:** When this bit is set for Pulse Delay Generation, the EDG2SEL<2:0> bits must be set to '1110' to select C2OUT.
  - 2: The ADC module Sample and Hold capacitor is not automatically discharged between sample/conversion cycles. Software using the ADC as part of a capacitive measurement, must discharge the ADC capacitor before conducting the measurement. The IDISSEN bit, when set to '1', performs this function. The ADC module must be sampling while the IDISSEN bit is active to connect the discharge sink to the capacitor array.
  - Refer to the CTMU Current Source Specifications (Table 29-39) in Section 29.0 "Electrical Characteristics" for current values.
  - 4: This bit setting is not available for the CTMU temperature diode.

#### 25.0 POWER-SAVING FEATURES

- Note 1: This data sheet summarizes the features of the PIC32MX1XX/2XX family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 10. "Power-Saving Features" (DS61130) in the "PIC32 Family Reference Manual", which is available from the Microchip web site (www.microchip.com/PIC32).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

This section describes power-saving features for the PIC32MX1XX/2XX. The PIC32 devices offer a total of nine methods and modes, organized into two categories, that allow the user to balance power consumption with device performance. In all of the methods and modes described in this section, power-saving is controlled by software.

#### 25.1 Power Saving with CPU Running

When the CPU is running, power consumption can be controlled by reducing the CPU clock frequency, lowering the PBCLK and by individually disabling modules. These methods are grouped into the following categories:

- FRC Run mode: the CPU is clocked from the FRC clock source with or without postscalers.
- LPRC Run mode: the CPU is clocked from the LPRC clock source.
- Sosc Run mode: the CPU is clocked from the Sosc clock source.

In addition, the Peripheral Bus Scaling mode is available where peripherals are clocked at the programmable fraction of the CPU clock (SYSCLK).

#### 25.2 CPU Halted Methods

The device supports two power-saving modes, Sleep and Idle, both of which Halt the clock to the CPU. These modes operate with all clock sources, as listed below:

- Posc Idle mode: the system clock is derived from the Posc. The system clock source continues to operate. Peripherals continue to operate, but can optionally be individually disabled.
- FRC Idle mode: the system clock is derived from the FRC with or without postscalers. Peripherals continue to operate, but can optionally be individually disabled.
- Sosc Idle mode: the system clock is derived from the Sosc. Peripherals continue to operate, but can optionally be individually disabled.

- LPRC Idle mode: the system clock is derived from the LPRC. Peripherals continue to operate, but can optionally be individually disabled. This is the lowest power mode for the device with a clock running.
- Sleep mode: the CPU, the system clock source and any peripherals that operate from the system clock source are Halted. Some peripherals can operate in Sleep using specific clock sources. This is the lowest power mode for the device.

#### 25.3 Power-Saving Operation

Peripherals and the CPU can be Halted or disabled to further reduce power consumption.

#### 25.3.1 SLEEP MODE

Sleep mode has the lowest power consumption of the device power-saving operating modes. The CPU and most peripherals are Halted. Select peripherals can continue to operate in Sleep mode and can be used to wake the device from Sleep. See the individual peripheral module sections for descriptions of behavior in Sleep.

Sleep mode includes the following characteristics:

- The CPU is Halted.
- The system clock source is typically shutdown. See Section 25.3.3 "Peripheral Bus Scaling Method" for specific information.
- There can be a wake-up delay based on the oscillator selection.
- The Fail-Safe Clock Monitor (FSCM) does not operate during Sleep mode.
- The BOR circuit remains operative during Sleep mode.
- The WDT, if enabled, is not automatically cleared prior to entering Sleep mode.
- Some peripherals can continue to operate at limited functionality in Sleep mode. These peripherals include I/O pins that detect a change in the input signal, WDT, ADC, UART and peripherals that use an external clock input or the internal LPRC oscillator (e.g., RTCC, Timer1 and Input Capture).
- I/O pins continue to sink or source current in the same manner as they do when the device is not in Sleep.
- The USB module can override the disabling of the Posc or FRC. Refer to the USB section for specific details.
- Modules can be individually disabled by software prior to entering Sleep in order to further reduce consumption.

The processor will exit, or 'wake-up', from Sleep on one of the following events:

- On any interrupt from an enabled source that is operating in Sleep. The interrupt priority must be greater than the current CPU priority.
- · On any form of device Reset.
- On a WDT time-out.

If the interrupt priority is lower than or equal to the current priority, the CPU will remain Halted, but the PBCLK will start running and the device will enter into Idle mode.

#### 25.3.2 IDLE MODE

In Idle mode, the CPU is Halted but the System Clock (SYSCLK) source is still enabled. This allows peripherals to continue operation when the CPU is Halted. Peripherals can be individually configured to Halt when entering Idle by setting their respective SIDL bit. Latency, when exiting Idle mode, is very low due to the CPU oscillator source remaining active.

- Note 1: Changing the PBCLK divider ratio requires recalculation of peripheral timing. For example, assume the UART is configured for 9600 baud with a PB clock ratio of 1:1 and a Posc of 8 MHz. When the PB clock divisor of 1:2 is used, the input frequency to the baud clock is cut in half: therefore, the baud rate is reduced to 1/2 its former value. Due to numeric truncation in calculations (such as the baud rate divisor), the actual baud rate may be a tiny percentage different than expected. For this reason, any timing calculation required for a peripheral should be performed with the new PB clock frequency instead of scaling the previous value based on a change in the PB divisor ratio.
  - 2: Oscillator start-up and PLL lock delays are applied when switching to a clock source that was disabled and that uses a crystal and/or the PLL. For example, assume the clock source is switched from Posc to LPRC just prior to entering Sleep in order to save power. No oscillator startup delay would be applied when exiting Idle. However, when switching back to Posc, the appropriate PLL and/or oscillator start-up/lock delays would be applied.

The device enters Idle mode when the SLPEN bit (OSCCON<4>) is clear and a WAIT instruction is executed.

The processor will wake or exit from Idle mode on the following events:

- On any interrupt event for which the interrupt source is enabled. The priority of the interrupt event must be greater than the current priority of the CPU. If the priority of the interrupt event is lower than or equal to current priority of the CPU, the CPU will remain Halted and the device will remain in Idle mode.
- On any form of device Reset
- On a WDT time-out interrupt

#### 25.3.3 PERIPHERAL BUS SCALING METHOD

Most of the peripherals on the device are clocked using the PBCLK. The peripheral bus can be scaled relative to the SYSCLK to minimize the dynamic power consumed by the peripherals. The PBCLK divisor is controlled by PBDIV<1:0> (OSCCON<20:19>), allowing SYSCLK to PBCLK ratios of 1:1, 1:2, 1:4 and 1:8. All peripherals using PBCLK are affected when the divisor is changed. Peripherals such as the USB, Interrupt Controller, DMA, and the bus matrix are clocked directly from SYSCLK. As a result, they are not affected by PBCLK divisor changes.

Changing the PBCLK divisor affects:

- The CPU to peripheral access latency. The CPU has to wait for next PBCLK edge for a read to complete. In 1:8 mode, this results in a latency of one to seven SYSCLKs.
- The power consumption of the peripherals. Power consumption is directly proportional to the frequency at which the peripherals are clocked. The greater the divisor, the lower the power consumed by the peripherals.

To minimize dynamic power, the PB divisor should be chosen to run the peripherals at the lowest frequency that provides acceptable system performance. When selecting a PBCLK divider, peripheral clock requirements, such as baud rate accuracy, should be taken into account. For example, the UART peripheral may not be able to achieve all baud rate values at some PBCLK divider depending on the SYSCLK value.

#### 25.4 Peripheral Module Disable

The Peripheral Module Disable (PMD) registers provide a method to disable a peripheral module by stopping all clock sources supplied to that module. When a peripheral is disabled using the appropriate PMD control bit, the peripheral is in a minimum power consumption state. The control and status registers associated with the peripheral are also disabled, so writes to those registers do not have effect and read values are invalid. To disable a peripheral, the associated PMDx bit must be set to '1'. To enable a peripheral, the associated PMDx bit must be cleared (default). See Table 25-1 for more information.

| Note: | Disabling a peripheral module while it's   |
|-------|--------------------------------------------|
|       | ON bit is set, may result in undefined     |
|       | behavior. The ON bit for the associated    |
|       | peripheral module must be cleared prior to |
|       | disable a module via the PMDx bits.        |

| TABLE 25-1 | PERIPHERAL MODULE DISABLE BITS AND LOCATIONS <sup>(1)</sup> |
|------------|-------------------------------------------------------------|
|            |                                                             |

| Peripheral                   | PMDx bit Name | Register Name and Bit Location |
|------------------------------|---------------|--------------------------------|
| ADC1                         | AD1MD         | PMD1<0>                        |
| CTMU                         | CTMUMD        | PMD1<8>                        |
| Comparator Voltage Reference | CVRMD         | PMD1<12>                       |
| Comparator 1                 | CMP1MD        | PMD2<0>                        |
| Comparator 2                 | CMP2MD        | PMD2<1>                        |
| Comparator 3                 | CMP3MD        | PMD2<2>                        |
| Input Capture 1              | IC1MD         | PMD3<0>                        |
| Input Capture 2              | IC2MD         | PMD3<1>                        |
| Input Capture 3              | IC3MD         | PMD3<2>                        |
| Input Capture 4              | IC4MD         | PMD3<3>                        |
| Input Capture 5              | IC5MD         | PMD3<4>                        |
| Output Compare 1             | OC1MD         | PMD3<16>                       |
| Output Compare 2             | OC2MD         | PMD3<17>                       |
| Output Compare 3             | OC3MD         | PMD3<18>                       |
| Output Compare 4             | OC4MD         | PMD3<19>                       |
| Output Compare 5             | OC5MD         | PMD3<20>                       |
| Timer1                       | T1MD          | PMD4<0>                        |
| Timer2                       | T2MD          | PMD4<1>                        |
| Timer3                       | T3MD          | PMD4<2>                        |
| Timer4                       | T4MD          | PMD4<3>                        |
| Timer5                       | T5MD          | PMD4<4>                        |
| UART1                        | U1MD          | PMD5<0>                        |
| UART2                        | U2MD          | PMD5<1>                        |
| SPI1                         | SPI1MD        | PMD5<8>                        |
| SPI2                         | SPI2MD        | PMD5<9>                        |
| I2C1                         | I2C1MD        | PMD5<16>                       |
| I2C2                         | I2C2MD        | PMD5<17>                       |
| USB <sup>(2)</sup>           | USBMD         | PMD5<24>                       |
| RTCC                         | RTCCMD        | PMD6<0>                        |
| Reference Clock Output       | REFOMD        | PMD6<1>                        |
| PMP                          | PMPMD         | PMD6<16>                       |

Note 1: Not all modules and associated PMDx bits are available on all devices. See TABLE 1: "PIC32MX1XX General Purpose Family Features" and TABLE 2: "PIC32MX2XX USB Family Features" for the lists of available peripherals.

2: Module must not be busy after clearing the associated ON bit and prior to setting the USBMD bit.

#### 25.4.1 CONTROLLING CONFIGURATION CHANGES

Because peripherals can be disabled during run time, some restrictions on disabling peripherals are needed to prevent accidental configuration changes. PIC32 devices include two features to prevent alterations to enabled or disabled peripherals:

- Control register lock sequence
- Configuration bit select lock

#### 25.4.1.1 Control Register Lock

Under normal operation, writes to the PMDx registers are not allowed. Attempted writes appear to execute normally, but the contents of the registers remain unchanged. To change these registers, they must be unlocked in hardware. The register lock is controlled by the PMDLOCK Configuration bit (CFGCON<12>). Setting PMDLOCK prevents writes to the control registers; clearing PMDLOCK allows writes.

To set or clear PMDLOCK, an unlock sequence must be executed. Refer to **Section 6.** "**Oscillator**" (DS61112) in the "*PIC32 Family Reference Manual*" for details.

#### 25.4.1.2 Configuration Bit Select Lock

As an additional level of safety, the device can be configured to prevent more than one write session to the PMDx registers. The PMDL1WAY Configuration bit (DEVCFG3<28>) blocks the PMDLOCK bit from being cleared after it has been set once. If PMDLOCK remains set, the register unlock procedure does not execute, and the peripheral pin select control registers cannot be written to. The only way to clear the bit and re-enable PMD functionality is to perform a device Reset.

#### 26.0 SPECIAL FEATURES

Note: This data sheet summarizes the features of the PIC32MX1XX/2XX family of devices. However, it is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 9. "Watchdog Timer and Power-up Timer" (DS61114), Section 32. "Configuration" (DS61124) and Section 33. "Programming and Diagnostics" (DS61129) in the "PIC32 Family Reference Manual" (DS61132), which is available from the Microchip web site (www.microchip.com/PIC32).

PIC32MX1XX/2XX devices include several features intended to maximize application flexibility and reliability and minimize cost through elimination of external components. These are:

- Flexible device configuration
- Watchdog Timer (WDT)
- Joint Test Action Group (JTAG) interface
- In-Circuit Serial Programming™ (ICSP™)

#### 26.1 Configuration Bits

The Configuration bits can be programmed using the following registers to select various device configurations.

- DEVCFG0: Device Configuration Word 0
- DEVCFG1: Device Configuration Word 1
- DEVCFG2: Device Configuration Word 2
- DEVCFG3: Device Configuration Word 3
- CFGCON: Configuration Control Register

In addition, the DEVID register (Register 26-6) provides device and revision information.

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3    | Bit<br>26/18/10/2     | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|----------------------|-----------------------|------------------|------------------|
| 04.04        | r-0               | r-1               | r-1               | R/P               | r-1                  | r-1                   | r-1              | R/P              |
| 31:24        | _                 | —                 | —                 | СР                | —                    | _                     | _                | BWP              |
| 22:16        | r-1               | r-1               | r-1               | r-1               | r-1                  | r-1                   | r-1              | r-1              |
| 23:16        | —                 | —                 | —                 | _                 | —                    | _                     | _                | —                |
| 45.0         | R/P               | R/P               | R/P               | R/P               | R/P                  | R/P                   | r-1              | r-1              |
| 15:8         | PWP<5:0>          |                   |                   |                   |                      |                       | _                | —                |
| 7.0          | r-1               | r-1               | r-1               | R/P               | R/P                  | R/P                   | R/P              | R/P              |
| 7:0          | —                 | —                 | —                 | ICESEL            | <1:0> <sup>(2)</sup> | JTAGEN <sup>(1)</sup> | DEBU             | G<1:0>           |

#### REGISTER 26-1: DEVCFG0: DEVICE CONFIGURATION WORD 0

| Legend:           | r = Reserved bit | P = Programmable bit               |                    |  |
|-------------------|------------------|------------------------------------|--------------------|--|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |  |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |

#### bit 31 Reserved: Write '0'

- bit 30-29 Reserved: Write '1'
- bit 28 **CP:** Code-Protect bit

Prevents boot and program Flash memory from being read or modified by an external pro-

gramming device.

1 = Protection is disabled

0 = Protection is enabled

#### bit 27-25 Reserved: Write '1'

#### bit 24 **BWP:** Boot Flash Write-Protect bit

Prevents boot Flash memory from being modified during code execution.

- 1 = Boot Flash is writable
- 0 = Boot Flash is not writable

#### bit 23-16 Reserved: Write '1'

- **Note 1:** This bit sets the value for the JTAGEN bit in the CFGCON register.
  - 2: The PGEC4/PGED4 pin pair is not available on all devices. Refer to the "Pin Diagrams" section for availability.

#### REGISTER 26-1: DEVCFG0: DEVICE CONFIGURATION WORD 0 (CONTINUED)

- bit 15-10 **PWP<5:0>:** Program Flash Write-Protect bits
  - Prevents selected program Flash memory pages from being modified during code execution.
    - 1111111 = Disabled 111110 = Memory below 0x0400 address is write-protected 111101 = Memory below 0x0800 address is write-protected 111100 = Memory below 0x0C00 address is write-protected 111011 = Memory below 0x1000 address is write-protected 111010 = Memory below 0x1400 address is write-protected 111001 = Memory below 0x1800 address is write-protected 111000 = Memory below 0x1C00 address is write-protected 110111 = Memory below 0x2000 address is write-protected 110110 = Memory below 0x2400 address is write-protected 110101 = Memory below 0x2800 address is write-protected 110100 = Memory below 0x2C00 address is write-protected 110011 = Memory below 0x3000 address is write-protected 110010 = Memory below 0x3400 address is write-protected 110001 = Memory below 0x3800 address is write-protected 110000 = Memory below 0x3C00 address is write-protected 101111 = Memory below 0x4000 address is write-protected 101110 = Memory below 0x4400 address is write-protected 101101 = Memory below 0x4800 address is write-protected 101100 = Memory below 0x4C00 address is write-protected 101011 = Memory below 0x5000 address is write-protected 101010 = Memory below 0x5400 address is write-protected 101001 = Memory below 0x5800 address is write-protected 101000 = Memory below 0x5C00 address is write-protected 100111 = Memory below 0x6000 address is write-protected 100110 = Memory below 0x6400 address is write-protected 100101 = Memory below 0x6800 address is write-protected 100100 = Memory below 0x6C00 address is write-protected 100011 = Memory below 0x7000 address is write-protected 100010 = Memory below 0x7400 address is write-protected 100001 = Memory below 0x7800 address is write-protected 100000 = Memory below 0x7C00 address is write-protected 011111 = Memory below 0x8000 address is write-protected
- bit 9-5 **Reserved:** Write '1'
- bit 4-3 ICESEL<1:0>: In-Circuit Emulator/Debugger Communication Channel Select bits
  - 11 = PGEC1/PGED1 pair is used
  - 10 = PGEC2/PGED2 pair is used
  - 01 = PGEC3/PGED3 pair is used
  - 00 = PGEC4/PGED4 pair is used<sup>(2)</sup>
- bit 2 JTAGEN: JTAG Enable bit<sup>(1)</sup> 1 = JTAG is enabled 0 = JTAG is disabled

bit 1-0 DEBUG<1:0>: Background Debugger Enable bits (forced to '11' if code-protect is enabled)
1x = Debugger is disabled
0x = Debugger is enabled

- **Note 1:** This bit sets the value for the JTAGEN bit in the CFGCON register.
  - 2: The PGEC4/PGED4 pin pair is not available on all devices. Refer to the "Pin Diagrams" section for availability.

#### REGISTER 26-2: DEVCFG1: DEVICE CONFIGURATION WORD 1

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 04-04        | r-1               | r-1               | r-1               | r-1               | r-1               | r-1               | R/P              | R/P              |
| 31:24        | —                 | —                 | _                 | _                 | —                 | _                 | FWDTWI           | NSZ<1:0>         |
| 00.40        | R/P               | R/P               | r-1               | R/P               | R/P               | R/P               | R/P              | R/P              |
| 23:16        | FWDTEN            | WINDIS            | —                 | WDTPS<4:0>        |                   |                   |                  |                  |
| 45.0         | R/P               | R/P               | R/P               | R/P               | r-1               | R/P               | R/P              | R/P              |
| 15:8         | FCKSM             | /<1:0>            | FPBDI             | /<1:0> — OSCIOFNC |                   | POSCMOD<1:0>      |                  |                  |
| 7.0          | R/P               | r-1               | R/P               | r-1               | r-1               | R/P               | R/P              | R/P              |
| 7:0          | IESO              | _                 | FSOSCEN           | _                 | _                 | F                 | NOSC<2:0>        |                  |

| Legend:           | r = Reserved bit | P = Programmable bit               |                    |  |
|-------------------|------------------|------------------------------------|--------------------|--|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |  |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |

#### bit 31-26 Reserved: Write '1'

bit 25-24 FWDTWINSZ: Watchdog Timer Window Size bits

- 11 = Window size is 25%
- 10 = Window size is 37.5%
- 01 = Window size is 50%
- 00 = Window size is 75%

#### bit 23 FWDTEN: Watchdog Timer Enable bit

- 1 = Watchdog Timer is enabled and cannot be disabled by software
- 0 = Watchdog Timer is not enabled; it can be enabled in software

#### bit 22 WINDIS: Watchdog Timer Window Enable bit

- 1 = Watchdog Timer is in non-Window mode
- 0 = Watchdog Timer is in Window mode

#### bit 21 Reserved: Write '1'

#### bit 20-16 WDTPS<4:0>: Watchdog Timer Postscale Select bits

| 10100 = 1:1048576                                            |
|--------------------------------------------------------------|
| 10011 <b>= 1:524288</b>                                      |
| 10010 <b>= 1:262144</b>                                      |
| 10001 <b>= 1:131072</b>                                      |
| 10000 <b>= 1:65536</b>                                       |
| 01111 <b>= 1:32768</b>                                       |
| 01110 <b>= 1:16384</b>                                       |
| 01101 <b>= 1:8192</b>                                        |
| 01100 <b>= 1:4096</b>                                        |
| 01011 <b>= 1:2048</b>                                        |
| 01010 = 1:1024                                               |
| 01001 = 1:512                                                |
| 01000 <b>= 1:256</b>                                         |
| 00111 <b>= 1:128</b>                                         |
| 00110 <b>= 1:64</b>                                          |
| 00101 = 1:32                                                 |
| 00100 <b>= 1:16</b>                                          |
| 00011 <b>= 1:8</b>                                           |
| 00010 = 1:4                                                  |
| 00001 = 1.2                                                  |
| 00000 = 1.2                                                  |
|                                                              |
| All other combinations not shown result in operation = 10100 |
|                                                              |

**Note 1:** Do not disable the Posc (POSCMOD = 11) when using this oscillator source.

#### REGISTER 26-2: DEVCFG1: DEVICE CONFIGURATION WORD 1 (CONTINUED)

- bit 15-14 FCKSM<1:0>: Clock Switching and Monitor Selection Configuration bits
  - 1x = Clock switching is disabled, Fail-Safe Clock Monitor is disabled
  - 01 = Clock switching is enabled, Fail-Safe Clock Monitor is disabled
  - 00 = Clock switching is enabled, Fail-Safe Clock Monitor is enabled
- bit 13-12 FPBDIV<1:0>: Peripheral Bus Clock Divisor Default Value bits
  - 11 = PBCLK is SYSCLK divided by 8
    - 10 = PBCLK is SYSCLK divided by 4
    - 01 = PBCLK is SYSCLK divided by 2
    - 00 = PBCLK is SYSCLK divided by 1
- bit 11 Reserved: Write '1'
- bit 10 OSCIOFNC: CLKO Enable Configuration bit
  - 1 = CLKO output disabled
  - 0 = CLKO output signal active on the OSCO pin; Primary Oscillator must be disabled or configured for the External Clock mode (EC) for the CLKO to be active (POSCMOD<1:0> = 11 or 00)
- bit 9-8 **POSCMOD<1:0>:** Primary Oscillator Configuration bits
  - 11 = Primary Oscillator disabled
  - 10 = HS Oscillator mode selected
  - 01 = XT Oscillator mode selected
  - 00 = External Clock mode selected
- bit 7 IESO: Internal External Switchover bit
  - 1 = Internal External Switchover mode is enabled (Two-Speed Start-up is enabled)
  - 0 = Internal External Switchover mode is disabled (Two-Speed Start-up is disabled)
- bit 6 **Reserved:** Write '1'
- bit 5 FSOSCEN: Secondary Oscillator Enable bit
  - 1 = Enable Secondary Oscillator
  - 0 = Disable Secondary Oscillator
- bit 4-3 Reserved: Write '1'
- bit 2-0 **FNOSC<2:0>:** Oscillator Selection bits
  - 111 = Fast RC Oscillator with divide-by-N (FRCDIV)
  - 110 = FRCDIV16 Fast RC Oscillator with fixed divide-by-16 postscaler
  - 101 = Low-Power RC Oscillator (LPRC)
  - 100 = Secondary Oscillator (Sosc)
  - 011 = Primary Oscillator (Posc) with PLL module (XT+PLL, HS+PLL, EC+PLL)
  - 010 = Primary Oscillator (XT, HS, EC)<sup>(1)</sup>
  - 001 = Fast RC Oscillator with divide-by-N with PLL module (FRCDIV+PLL)
  - 000 = Fast RC Oscillator (FRC)
- **Note 1:** Do not disable the POSC (POSCMOD = 11) when using this oscillator source.

#### **DEVCFG2: DEVICE CONFIGURATION WORD 2** REGISTER 26-3:

| Bit<br>Range | Bit<br>31/23/15/7     | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-----------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 24.24        | r-1                   | r-1               | r-1               | r-1               | r-1               | r-1               | r-1              | r-1              |
| 31:24        |                       | _                 | _                 | _                 | —                 | _                 | _                | _                |
| 00.40        | r-1                   | r-1               | r-1               | r-1               | r-1               | R/P               | R/P              | R/P              |
| 23:16        |                       | _                 | _                 | —                 | —                 | FPLLODIV<2:0>     |                  |                  |
| 45.0         | R/P                   | r-1               | r-1               | r-1               | r-1               | R/P               | R/P              | R/P              |
| 15:8         | UPLLEN <sup>(1)</sup> | —                 | _                 | _                 | —                 | UPLLIDIV<2:0>(1)  |                  | 1)               |
| 7.0          | r-1                   | R/P-1             | R/P               | R/P-1             | r-1               | R/P               | R/P              | R/P              |
| 7:0          | —                     | FPLLMUL<2:0> —    |                   |                   | F                 | PLLIDIV<2:0>      | •                |                  |

| Legend:           | r = Reserved bit | P = Programmable bit                                |                    |  |
|-------------------|------------------|-----------------------------------------------------|--------------------|--|
| R = Readable bit  | W = Writable bit | W = Writable bit U = Unimplemented bit, read as '0' |                    |  |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared                                | x = Bit is unknown |  |

#### bit 31-19 Reserved: Write '1'

bit 15

bit 7

bit 6-4

bit 18-16 FPLLODIV<2:0>: Default PLL Output Divisor bits

- 111 = PLL output divided by 256 110 = PLL output divided by 64 101 = PLL output divided by 32 100 = PLL output divided by 16 011 = PLL output divided by 8 010 = PLL output divided by 4 001 = PLL output divided by 2 000 = PLL output divided by 1 **UPLLEN:** USB PLL Enable bit<sup>(1)</sup> 1 = Disable and bypass USB PLL 0 = Enable USB PLL bit 14-11 Reserved: Write '1' bit 10-8 UPLLIDIV<2:0>: USB PLL Input Divider bits<sup>(1)</sup> 111 = 12x divider 110 = 10x divider 101 = 6x divider 100 **= 5x divider** 011 = 4x divider 010 = 3x divider 010 = 3x divider 001 = 2x divider 000 = 1x divider Reserved: Write '1' FPLLMUL<2:0>: PLL Multiplier bits 111 = 24x multiplier 110 = 21x multiplier 101 = 20x multiplier 100 = 19x multiplier 011 = 18x multiplier 010 = 17x multiplier 001 = 16x multiplier 000 = 15x multiplier
- bit 3 Reserved: Write '1'

Note 1: This bit is available on PIC32MX2XX devices only.

#### REGISTER 26-3: DEVCFG2: DEVICE CONFIGURATION WORD 2 (CONTINUED)

bit 2-0 **FPLLIDIV<2:0>:** PLL Input Divider bits

111 = 12x divider 110 = 10x divider 101 = 6x divider 100 = 5x divider 011 = 4x divider 010 = 3x divider 001 = 2x divider 000 = 1x divider

Note 1: This bit is available on PIC32MX2XX devices only.

| REGISTER 26-4: | DEVCFG3: DE | EVICE CONF | IGURATION | WORD 3 |  |
|----------------|-------------|------------|-----------|--------|--|
|                |             |            |           |        |  |

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|--|
| 24.04        | R/P               | R/P               | R/P               | R/P               | r-1               | r-1               | r-1              | r-1              |  |  |  |
| 31:24        | FVBUSONIO         | FUSBIDIO          | IOL1WAY           | PMDL1WAY          | —                 |                   | —                | —                |  |  |  |
| 23:16        | r-1               | r-1               | r-1               | r-1               | r-1               | r-1               | r-1              | r-1              |  |  |  |
| 23.10        | —                 | —                 | —                 | —                 | —                 | —                 | _                | —                |  |  |  |
| 15.0         | R/P               | R/P               | R/P               | R/P               | R/P               | R/P               | R/P              | R/P              |  |  |  |
| 15:8         |                   | USERID<15:8>      |                   |                   |                   |                   |                  |                  |  |  |  |
| 7:0          | R/P               | R/P               | R/P               | R/P               | R/P               | R/P               | R/P              | R/P              |  |  |  |
| 7.0          |                   | USERID<7:0>       |                   |                   |                   |                   |                  |                  |  |  |  |

| Legend:           | r = Reserved bit | P = Programmable bi  | t                  |
|-------------------|------------------|----------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented b  | pit, read as '0'   |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown |

bit 31 **FVBUSONIO:** USB VBUS\_ON Selection bit

- 1 = VBUSON pin is controlled by the USB module
- 0 = VBUSON pin is controlled by the port function
- bit 30 FUSBIDIO: USB USBID Selection bit
  - 1 = USBID pin is controlled by the USB module
  - 0 = USBID pin is controlled by the port function
- bit 29 IOL1WAY: Peripheral Pin Select Configuration bit
  - 1 = Allow only one reconfiguration
  - 0 = Allow multiple reconfigurations
- bit 28 **PMDI1WAY:** Peripheral Module Disable Configuration bit
  - 1 = Allow only one reconfiguration
  - 0 = Allow multiple reconfigurations
- bit 27-16 Reserved: Write '1'
- bit 15-0 USERID<15:0>: This is a 16-bit value that is user-defined and is readable via ICSP™ and JTAG

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5     | Bit<br>28/20/12/4      | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-----------------------|------------------------|-------------------|-------------------|------------------|------------------|
| 24.24        | U-0               | U-0               | U-0                   | U-0                    | U-0               | U-0               | U-0              | U-0              |
| 31:24        | —                 | _                 | _                     | _                      | _                 | _                 | _                | _                |
| 00.40        | U-0               | U-0               | U-0                   | U-0                    | U-0               | U-0               | U-0              | U-0              |
| 23:16        | —                 | _                 | _                     | _                      | _                 | _                 | _                | _                |
| 45.0         | U-0               | U-0               | R/W-0                 | R/W-0                  | U-0               | U-0               | U-0              | U-0              |
| 15:8         | —                 | _                 | IOLOCK <sup>(1)</sup> | PMDLOCK <sup>(1)</sup> | _                 | _                 | _                | —                |
| 7.0          | U-0               | U-0               | U-0                   | U-0                    | R/W-1             | U-0               | U-1              | R/W-1            |
| 7:0          | _                 | _                 | _                     | _                      | JTAGEN            | _                 | _                | TDOEN            |

#### REGISTER 26-5: CFGCON: CONFIGURATION CONTROL REGISTER

#### Legend:

| 0                 |                  |                          |                    |  |
|-------------------|------------------|--------------------------|--------------------|--|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, r | d bit, read as '0' |  |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared     | x = Bit is unknown |  |

bit 31-14 Unimplemented: Read as '0'

- bit 13 **IOLOCK:** Peripheral Pin Select Lock bit<sup>(1)</sup>
  - 1 = Peripheral Pin Select is locked. Writes to PPS registers is not allowed.

0 = Peripheral Pin Select is not locked. Writes to PPS registers is allowed.

bit 12 **PMDLOCK:** Peripheral Module Disable bit<sup>(1)</sup>

1 = Peripheral module is locked. Writes to PMD registers is not allowed.0 = Peripheral module is not locked. Writes to PMD registers is allowed.

- bit 11-4 Unimplemented: Read as '0'
- bit 3 JTAGEN: JTAG Port Enable bit
  - 1 = Enable the JTAG port
  - 0 = Disable the JTAG port
- bit 2-1 Unimplemented: Read as '1'
- bit 0 TDOEN: TDO Enable for 2-Wire JTAG
  - 1 = 2-wire JTAG protocol uses TDO
  - 0 = 2-wire JTAG protocol does not use TDO
- **Note 1:** To change this bit, the unlock sequence must be performed. Refer to **Section 6. "Oscillator"** (DS61112) in the *"PIC32 Family Reference Manual"* for details.

| Bit<br>Range | Bit<br>31/23/15/7           | Bit<br>30/22/14/6 | Bit<br>29/21/13/5  | Bit<br>28/20/12/4 | Bit<br>27/19/11/3   | Bit<br>26/18/10/2 | Bit<br>25/17/9/1      | Bit<br>24/16/8/0 |  |
|--------------|-----------------------------|-------------------|--------------------|-------------------|---------------------|-------------------|-----------------------|------------------|--|
| 04.04        | R                           | R                 | R                  | R                 | R                   | R                 | R                     | R                |  |
| 31:24        |                             | VER<3             | :0> <sup>(1)</sup> |                   |                     | DEVID<2           | 27:24> <sup>(1)</sup> |                  |  |
| 00.40        | R                           | R                 | R                  | R                 | R                   | R                 | R                     | R                |  |
| 23:16        | DEVID<23:16> <sup>(1)</sup> |                   |                    |                   |                     |                   |                       |                  |  |
| 45.0         | R                           | R                 | R                  | R                 | R                   | R                 | R                     | R                |  |
| 15:8         |                             |                   |                    | DEVID<1           | 5:8> <sup>(1)</sup> |                   |                       |                  |  |
| 7.0          | R                           | R                 | R                  | R                 | R                   | R                 | R                     | R                |  |
| 7:0          | DEVID<7:0> <sup>(1)</sup>   |                   |                    |                   |                     |                   |                       |                  |  |

# Legend:R = Readable bitW = Writable bitU = Unimplemented bit, read as '0'-n = Value at POR'1' = Bit is set'0' = Bit is clearedx = Bit is unknown

bit 31-28 VER<3:0>: Revision Identifier bits<sup>(1)</sup>

bit 27-0 **DEVID<27:0>:** Device ID<sup>(1)</sup>

Note 1: See the "PIC32MX Flash Programming Specification" (DS61145) for a list of Revision and Device ID values.

#### 26.2 Watchdog Timer (WDT)

This section describes the operation of the WDT and Power-up Timer of the PIC32MX1XX/2XX.

The WDT, when enabled, operates from the internal Low-Power Oscillator (LPRC) clock source and can be used to detect system software malfunctions by resetting the device if the WDT is not cleared periodically in software. Various WDT time-out periods can be selected using the WDT postscaler. The WDT can also be used to wake the device from Sleep or Idle mode.

The following are some of the key features of the WDT module:

- · Configuration or software controlled
- User-configurable time-out period
- Can wake the device from Sleep or Idle

#### FIGURE 26-1: WATCHDOG AND POWER-UP TIMER BLOCK DIAGRAM



| Bit<br>Range | Bit<br>31/23/15/7   | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 |       |     |
|--------------|---------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------|-----|
| 31:24        | U-0                 | U-0               | U-0               | U-0               | U-0               | U-0               | U-0   | U-0 |
| 31.24        | _                   | _                 | _                 | -                 | —                 | -                 | _     | —   |
| 22.40        | U-0                 | U-0               | U-0               | U-0               | U-0               | U-0               | U-0   | U-0 |
| 23:16        |                     | -                 |                   | _                 | —                 |                   | _     | —   |
| 45.0         | R/W-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0   | U-0 |
| 15:8         | ON <sup>(1,2)</sup> | _                 | _                 | _                 | —                 | _                 | —     | —   |
| 7:0          | U-0                 | R-y               | R-y               | R-y R-y R-y       |                   | R/W-0             | R/W-0 |     |
| 7:0          |                     |                   | S                 | WDTWINEN          | WDTCLR            |                   |       |     |

#### **REGISTER 26-7:** WDTCON: WATCHDOG TIMER CONTROL REGISTER<sup>(1,2,3)</sup>

| Legend:           | y = Values set from Configuration bits on POR |                                    |                    |  |
|-------------------|-----------------------------------------------|------------------------------------|--------------------|--|
| R = Readable bit  | W = Writable bit                              | U = Unimplemented bit, read as '0' |                    |  |
| -n = Value at POR | '1' = Bit is set                              | '0' = Bit is cleared               | x = Bit is unknown |  |

#### bit 31-16 Unimplemented: Read as '0'

- bit 15 **ON:** Watchdog Timer Enable bit<sup>(1,2)</sup>
  - 1 = Enables the WDT if it is not enabled by the device configuration
  - 0 = Disable the WDT if it was enabled in software
- bit 14-7 Unimplemented: Read as '0'
- bit 6-2 **SWDTPS<4:0>:** Shadow Copy of Watchdog Timer Postscaler Value from Device Configuration bits On reset, these bits are set to the values of the WDTPS <4:0> of Configuration bits.
- bit 1 WDTWINEN: Watchdog Timer Window Enable bit
  - 1 = Enable windowed Watchdog Timer
  - 0 = Disable windowed Watchdog Timer
- bit 0 WDTCLR: Watchdog Timer Reset bit
  - 1 = Writing a '1' will clear the WDT
  - 0 = Software cannot force this bit to a '0'
- Note 1: A read of this bit results in a '1' if the Watchdog Timer is enabled by the device configuration or software.
  - 2: When using the 1:1 PBCLK divisor, the user's software should not read or write the peripheral's SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit.

#### 26.3 On-Chip Voltage Regulator

All PIC32MX1XX/2XX devices' core and digital logic are designed to operate at a nominal 1.8V. To simplify system designs, most devices in the PIC32MX1XX/2XX family incorporate an on-chip regulator providing the required core logic voltage from VDD.

A low-ESR capacitor (such as tantalum) must be connected to the VCAP pin (see Figure 26-2). This helps to maintain the stability of the regulator. The recommended value for the filter capacitor is provided in Section 29.1 "DC Characteristics".

Note: It is important that the low-ESR capacitor is placed as close as possible to the VCAP pin.

#### 26.3.1 ON-CHIP REGULATOR AND POR

It takes a fixed delay for the on-chip regulator to generate an output. During this time, designated as TPU, code execution is disabled. TPU is applied every time the device resumes operation after any power-down, including Sleep mode.

#### 26.3.2 ON-CHIP REGULATOR AND BOR

PIC32MX1XX/2XX devices also have a simple brownout capability. If the voltage supplied to the regulator is inadequate to maintain a regulated level, the regulator Reset circuitry will generate a Brown-out Reset. This event is captured by the BOR flag bit (RCON<1>). The brown-out voltage levels are specific in Section 29.1 "DC Characteristics".

## FIGURE 26-2: CONNECTIONS FOR THE ON-CHIP REGULATOR



#### 26.4 Programming and Diagnostics

PIC32MX1XX/2XX devices provide a complete range of programming and diagnostic features that can increase the flexibility of any application using them. These features allow system designers to include:

- Simplified field programmability using two-wire In-Circuit Serial Programming<sup>™</sup> (ICSP<sup>™</sup>) interfaces
- · Debugging using ICSP
- Programming and debugging capabilities using the EJTAG extension of JTAG
- JTAG boundary scan testing for device and board diagnostics

PIC32 devices incorporate two programming and diagnostic modules, and a trace controller, that provide a range of functions to the application developer.

FIGURE 26-3:

#### BLOCK DIAGRAM OF PROGRAMMING, DEBUGGING AND TRACE PORTS



## PIC32MX1XX/2XX

NOTES:

#### 27.0 INSTRUCTION SET

The PIC32MX1XX/2XX family instruction set complies with the MIPS32<sup>®</sup> Release 2 instruction set architecture. The PIC32 device family does not support the following features:

- Core extend instructions
- Coprocessor 1 instructions
- Coprocessor 2 instructions

**Note:** Refer to "*MIPS32*<sup>®</sup> Architecture for Programmers Volume II: The MIPS32<sup>®</sup> Instruction Set" at www.mips.com for more information.

## PIC32MX1XX/2XX

NOTES:

### 28.0 DEVELOPMENT SUPPORT

The PIC<sup>®</sup> microcontrollers and dsPIC<sup>®</sup> digital signal controllers are supported with a full range of software and hardware development tools:

- Integrated Development Environment
- MPLAB<sup>®</sup> IDE Software
- Compilers/Assemblers/Linkers
  - MPLAB C Compiler for Various Device Families
  - HI-TECH C<sup>®</sup> for Various Device Families
  - MPASM<sup>™</sup> Assembler
  - MPLINK<sup>™</sup> Object Linker/ MPLIB<sup>™</sup> Object Librarian
  - MPLAB Assembler/Linker/Librarian for Various Device Families
- · Simulators
  - MPLAB SIM Software Simulator
- Emulators
  - MPLAB REAL ICE™ In-Circuit Emulator
- In-Circuit Debuggers
  - MPLAB ICD 3
  - PICkit™ 3 Debug Express
- Device Programmers
  - PICkit<sup>™</sup> 2 Programmer
  - MPLAB PM3 Device Programmer
- Low-Cost Demonstration/Development Boards, Evaluation Kits, and Starter Kits

#### 28.1 MPLAB Integrated Development Environment Software

The MPLAB IDE software brings an ease of software development previously unseen in the 8/16/32-bit microcontroller market. The MPLAB IDE is a Windows<sup>®</sup> operating system-based application that contains:

- · A single graphical interface to all debugging tools
  - Simulator
  - Programmer (sold separately)
  - In-Circuit Emulator (sold separately)
  - In-Circuit Debugger (sold separately)
- · A full-featured editor with color-coded context
- A multiple project manager
- Customizable data windows with direct edit of contents
- · High-level source code debugging
- · Mouse over variable inspection
- Drag and drop variables from source to watch windows
- · Extensive on-line help
- Integration of select third party tools, such as IAR C Compilers

The MPLAB IDE allows you to:

- · Edit your source files (either C or assembly)
- One-touch compile or assemble, and download to emulator and simulator tools (automatically updates all project information)
- · Debug using:
  - Source files (C or assembly)
  - Mixed C and assembly
  - Machine code

MPLAB IDE supports multiple debugging tools in a single development paradigm, from the cost-effective simulators, through low-cost in-circuit debuggers, to full-featured emulators. This eliminates the learning curve when upgrading to tools with increased flexibility and power.

#### 28.2 MPLAB C Compilers for Various Device Families

The MPLAB C Compiler code development systems are complete ANSI C compilers for Microchip's PIC18, PIC24 and PIC32 families of microcontrollers and the dsPIC30 and dsPIC33 families of digital signal controllers. These compilers provide powerful integration capabilities, superior code optimization and ease of use.

For easy source level debugging, the compilers provide symbol information that is optimized to the MPLAB IDE debugger.

#### 28.3 HI-TECH C for Various Device Families

The HI-TECH C Compiler code development systems are complete ANSI C compilers for Microchip's PIC family of microcontrollers and the dsPIC family of digital signal controllers. These compilers provide powerful integration capabilities, omniscient code generation and ease of use.

For easy source level debugging, the compilers provide symbol information that is optimized to the MPLAB IDE debugger.

The compilers include a macro assembler, linker, preprocessor, and one-step driver, and can run on multiple platforms.

#### 28.4 MPASM Assembler

The MPASM Assembler is a full-featured, universal macro assembler for PIC10/12/16/18 MCUs.

The MPASM Assembler generates relocatable object files for the MPLINK Object Linker, Intel<sup>®</sup> standard HEX files, MAP files to detail memory usage and symbol reference, absolute LST files that contain source lines and generated machine code and COFF files for debugging.

The MPASM Assembler features include:

- · Integration into MPLAB IDE projects
- User-defined macros to streamline
   assembly code
- Conditional assembly for multi-purpose source files
- Directives that allow complete control over the assembly process

#### 28.5 MPLINK Object Linker/ MPLIB Object Librarian

The MPLINK Object Linker combines relocatable objects created by the MPASM Assembler and the MPLAB C18 C Compiler. It can link relocatable objects from precompiled libraries, using directives from a linker script.

The MPLIB Object Librarian manages the creation and modification of library files of precompiled code. When a routine from a library is called from a source file, only the modules that contain that routine will be linked in with the application. This allows large libraries to be used efficiently in many different applications.

The object linker/library features include:

- Efficient linking of single libraries instead of many smaller files
- Enhanced code maintainability by grouping related modules together
- Flexible creation of libraries with easy module listing, replacement, deletion and extraction

#### 28.6 MPLAB Assembler, Linker and Librarian for Various Device Families

MPLAB Assembler produces relocatable machine code from symbolic assembly language for PIC24, PIC32 and dsPIC devices. MPLAB C Compiler uses the assembler to produce its object file. The assembler generates relocatable object files that can then be archived or linked with other relocatable object files and archives to create an executable file. Notable features of the assembler include:

- · Support for the entire device instruction set
- · Support for fixed-point and floating-point data
- Command line interface
- · Rich directive set
- · Flexible macro language
- · MPLAB IDE compatibility

#### 28.7 MPLAB SIM Software Simulator

The MPLAB SIM Software Simulator allows code development in a PC-hosted environment by simulating the PIC MCUs and dsPIC<sup>®</sup> DSCs on an instruction level. On any given instruction, the data areas can be examined or modified and stimuli can be applied from a comprehensive stimulus controller. Registers can be logged to files for further run-time analysis. The trace buffer and logic analyzer display extend the power of the simulator to record and track program execution, actions on I/O, most peripherals and internal registers.

The MPLAB SIM Software Simulator fully supports symbolic debugging using the MPLAB C Compilers, and the MPASM and MPLAB Assemblers. The software simulator offers the flexibility to develop and debug code outside of the hardware laboratory environment, making it an excellent, economical software development tool.

#### 28.8 MPLAB REAL ICE In-Circuit Emulator System

MPLAB REAL ICE In-Circuit Emulator System is Microchip's next generation high-speed emulator for Microchip Flash DSC and MCU devices. It debugs and programs PIC<sup>®</sup> Flash MCUs and dsPIC<sup>®</sup> Flash DSCs with the easy-to-use, powerful graphical user interface of the MPLAB Integrated Development Environment (IDE), included with each kit.

The emulator is connected to the design engineer's PC using a high-speed USB 2.0 interface and is connected to the target with either a connector compatible with incircuit debugger systems (RJ11) or with the new high-speed, noise tolerant, Low-Voltage Differential Signal (LVDS) interconnection (CAT5).

The emulator is field upgradable through future firmware downloads in MPLAB IDE. In upcoming releases of MPLAB IDE, new devices will be supported, and new features will be added. MPLAB REAL ICE offers significant advantages over competitive emulators including low-cost, full-speed emulation, run-time variable watches, trace analysis, complex breakpoints, a ruggedized probe interface and long (up to three meters) interconnection cables.

#### 28.9 MPLAB ICD 3 In-Circuit Debugger System

MPLAB ICD 3 In-Circuit Debugger System is Microchip's most cost effective high-speed hardware debugger/programmer for Microchip Flash Digital Signal Controller (DSC) and microcontroller (MCU) devices. It debugs and programs PIC<sup>®</sup> Flash microcontrollers and dsPIC<sup>®</sup> DSCs with the powerful, yet easyto-use graphical user interface of MPLAB Integrated Development Environment (IDE).

The MPLAB ICD 3 In-Circuit Debugger probe is connected to the design engineer's PC using a high-speed USB 2.0 interface and is connected to the target with a connector compatible with the MPLAB ICD 2 or MPLAB REAL ICE systems (RJ-11). MPLAB ICD 3 supports all MPLAB ICD 2 headers.

#### 28.10 PICkit 3 In-Circuit Debugger/ Programmer and PICkit 3 Debug Express

The MPLAB PICkit 3 allows debugging and programming of PIC<sup>®</sup> and dsPIC<sup>®</sup> Flash microcontrollers at a most affordable price point using the powerful graphical user interface of the MPLAB Integrated Development Environment (IDE). The MPLAB PICkit 3 is connected to the design engineer's PC using a full speed USB interface and can be connected to the target via an Microchip debug (RJ-11) connector (compatible with MPLAB ICD 3 and MPLAB REAL ICE). The connector uses two device I/O pins and the reset line to implement in-circuit debugging and In-Circuit Serial Programming<sup>™</sup>.

The PICkit 3 Debug Express include the PICkit 3, demo board and microcontroller, hookup cables and CDROM with user's guide, lessons, tutorial, compiler and MPLAB IDE software.

#### 28.11 PICkit 2 Development Programmer/Debugger and PICkit 2 Debug Express

The PICkit<sup>™</sup> 2 Development Programmer/Debugger is a low-cost development tool with an easy to use interface for programming and debugging Microchip's Flash families of microcontrollers. The full featured Windows® programming interface supports baseline (PIC10F, PIC12F5xx, PIC16F5xx), midrange (PIC12F6xx, PIC16F), PIC18F, PIC24, dsPIC30, dsPIC33, and PIC32 families of 8-bit, 16-bit, and 32-bit microcontrollers, and many Microchip Serial EEPROM products. With Microchip's powerful MPLAB Integrated Development Environment (IDE) the PICkit<sup>™</sup> 2 enables in-circuit debugging on most PIC<sup>®</sup> microcontrollers. In-Circuit-Debugging runs, halts and single steps the program while the PIC microcontroller is embedded in the application. When halted at a breakpoint, the file registers can be examined and modified.

The PICkit 2 Debug Express include the PICkit 2, demo board and microcontroller, hookup cables and CDROM with user's guide, lessons, tutorial, compiler and MPLAB IDE software.

#### 28.12 MPLAB PM3 Device Programmer

The MPLAB PM3 Device Programmer is a universal, CE compliant device programmer with programmable voltage verification at VDDMIN and VDDMAX for maximum reliability. It features a large LCD display (128 x 64) for menus and error messages and a modular, detachable socket assembly to support various package types. The ICSP™ cable assembly is included as a standard item. In Stand-Alone mode, the MPLAB PM3 Device Programmer can read, verify and program PIC devices without a PC connection. It can also set code protection in this mode. The MPLAB PM3 connects to the host PC via an RS-232 or USB cable. The MPLAB PM3 has high-speed communications and optimized algorithms for quick programming of large memory devices and incorporates an MMC card for file storage and data applications.

#### 28.13 Demonstration/Development Boards, Evaluation Kits, and Starter Kits

A wide variety of demonstration, development and evaluation boards for various PIC MCUs and dsPIC DSCs allows quick application development on fully functional systems. Most boards include prototyping areas for adding custom circuitry and provide application firmware and source code for examination and modification.

The boards support a variety of features, including LEDs, temperature sensors, switches, speakers, RS-232 interfaces, LCD displays, potentiometers and additional EEPROM memory.

The demonstration and development boards can be used in teaching environments, for prototyping custom circuits and for learning about various microcontroller applications.

In addition to the PICDEM<sup>™</sup> and dsPICDEM<sup>™</sup> demonstration/development board series of circuits, Microchip has a line of evaluation kits and demonstration software for analog filter design, KEELOQ<sup>®</sup> security ICs, CAN, IrDA<sup>®</sup>, PowerSmart battery management, SEEVAL<sup>®</sup> evaluation system, Sigma-Delta ADC, flow rate sensing, plus many more.

Also available are starter kits that contain everything needed to experience the specified device. This usually includes a single application and debug capability, all on one board.

Check the Microchip web page (www.microchip.com) for the complete list of demonstration, development and evaluation kits.

### 29.0 ELECTRICAL CHARACTERISTICS

This section provides an overview of the PIC32MX1XX/2XX electrical characteristics. Additional information will be provided in future revisions of this document as it becomes available.

Absolute maximum ratings for the PIC32MX1XX/2XX devices are listed below. Exposure to these maximum rating conditions for extended periods may affect device reliability. Functional operation of the device at these or any other conditions, above the parameters indicated in the operation listings of this specification, is not implied.

#### Absolute Maximum Ratings<sup>(1)</sup>

| Ambient temperature under bias                                                  | 40°C to +105°C           |
|---------------------------------------------------------------------------------|--------------------------|
| Storage temperature                                                             | 65°C to +150°C           |
| Voltage on VDD with respect to Vss                                              | -0.3V to +4.0V           |
| Voltage on any pin that is not 5V tolerant, with respect to Vss (Note 3)        | 0.3V to (VDD + 0.3V)     |
| Voltage on any 5V tolerant pin with respect to Vss when $VDD \ge 2.3V$ (Note 3) | -0.3V to +5.5V           |
| Voltage on any 5V tolerant pin with respect to Vss when VDD < 2.3V (Note 3)     | -0.3V to +3.6V           |
| Voltage on D+ or D- pin with respect to VUSB3V3                                 | 0.3V to (VUSB3V3 + 0.3V) |
| Voltage on VBUS with respect to VSS                                             | -0.3V to +5.5V           |
| Maximum current out of Vss pin(s)                                               |                          |
| Maximum current into VDD pin(s) (Note 2)                                        |                          |
| Maximum output current sunk by any I/O pin                                      | 15 mA                    |
| Maximum output current sourced by any I/O pin                                   |                          |
| Maximum current sunk by all ports                                               |                          |
| Maximum current sourced by all ports (Note 2)                                   | 200 mA                   |

- **Note 1:** Stresses above those listed under "**Absolute Maximum Ratings**" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions, above those indicated in the operation listings of this specification, is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.
  - 2: Maximum allowable current is a function of device maximum power dissipation (see Table 29-2).
  - 3: See the "Pin Diagrams" section for the 5V tolerant pins.

#### 29.1 DC Characteristics

#### TABLE 29-1: OPERATING MIPS VS. VOLTAGE

| Characteristic | VDD Range  | Temp. Range     | Max. Frequency |
|----------------|------------|-----------------|----------------|
| Gharacteristic | (in Volts) | (in °C)         | PIC32MX1XX/2XX |
| DC5            | 2.3-3.6V   | -40°C to +85°C  | 40 MHz         |
| DC5b           | 2.3-3.6V   | -40°C to +105°C | 40 MHz         |

#### TABLE 29-2: THERMAL OPERATING CONDITIONS

| Rating                                                                               | Symbol | Min.        | Typical     | Max. | Unit |
|--------------------------------------------------------------------------------------|--------|-------------|-------------|------|------|
| Industrial Temperature Devices                                                       |        |             |             |      |      |
| Operating Junction Temperature Range                                                 | TJ     | -40         | —           | +125 | °C   |
| Operating Ambient Temperature Range                                                  | TA     | -40         | —           | +85  | °C   |
| V-temp Temperature Devices                                                           |        |             |             |      |      |
| Operating Junction Temperature Range                                                 | TJ     | -40         | _           | +140 | °C   |
| Operating Ambient Temperature Range                                                  | TA     | -40         | —           | +105 | °C   |
| Power Dissipation:<br>Internal Chip Power Dissipation:<br>PINT = VDD x (IDD – S IOH) | PD     | PINT + PI/O |             | W    |      |
| I/O Pin Power Dissipation:<br>I/O = S (({VDD – VOH} x IOH) + S (VOL x IOL))          |        |             |             |      |      |
| Maximum Allowed Power Dissipation                                                    | PDMAX  | (           | TJ — TA)/θJ | A    | W    |

#### TABLE 29-3: THERMAL PACKAGING CHARACTERISTICS

| Characteristics                          | Symbol | Typical | Max. | Unit | Notes |
|------------------------------------------|--------|---------|------|------|-------|
| Package Thermal Resistance, 28-pin SSOP  | θJA    | 71      |      | °C/W | 1     |
| Package Thermal Resistance, 28-pin SOIC  | θJA    | 50      | —    | °C/W | 1     |
| Package Thermal Resistance, 28-pin SPDIP | θJA    | 42      | _    | °C/W | 1     |
| Package Thermal Resistance, 28-pin QFN   | θJA    | 35      |      | °C/W | 1     |
| Package Thermal Resistance, 36-pin VTLA  | θJA    | 31      | —    | °C/W | 1     |
| Package Thermal Resistance, 44-pin QFN   | θJA    | 32      | _    | °C/W | 1     |
| Package Thermal Resistance, 44-pin TQFP  | θJA    | 45      |      | °C/W | 1     |
| Package Thermal Resistance, 44-pin VTLA  | θJA    | 30      |      | °C/W | 1     |

Note 1: Junction to ambient thermal resistance, Theta-JA ( $\theta$ JA) numbers are achieved by package simulations.

#### TABLE 29-4: DC TEMPERATURE AND VOLTAGE SPECIFICATIONS

| DC CHARACTERISTICS                   |                   |                                                                     | Standard Operating Conditions: 2.3V to 3.6V         (unless otherwise stated)         Operating temperature       -40°C ≤TA ≤+85°C for Industrial         -40°C ≤TA ≤+105°C for V-temp |         |       |       |            |  |  |
|--------------------------------------|-------------------|---------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-------|-------|------------|--|--|
| Param.<br>No. Symbol Characteristics |                   |                                                                     | Min.                                                                                                                                                                                   | Typical | Max.  | Units | Conditions |  |  |
| Operati                              | Operating Voltage |                                                                     |                                                                                                                                                                                        |         |       |       |            |  |  |
| DC10                                 | Vdd               | Supply Voltage                                                      | 2.3                                                                                                                                                                                    |         | 3.6   | V     | —          |  |  |
| DC12                                 | Vdr               | RAM Data Retention Voltage (Note 1)                                 | 1.75                                                                                                                                                                                   | _       | —     | V     | _          |  |  |
| DC16                                 | VPOR              | VDD Start Voltage<br>to Ensure Internal<br>Power-on Reset Signal    | 1.75                                                                                                                                                                                   |         | 2.1   | V     | _          |  |  |
| DC17                                 | SVDD              | <b>VDD Rise Rate</b><br>to Ensure Internal<br>Power-on Reset Signal | 0.00005                                                                                                                                                                                | _       | 0.115 | V/µs  | _          |  |  |

**Note 1:** This is the limit to which VDD can be lowered without losing RAM data.

#### TABLE 29-5: DC CHARACTERISTICS: OPERATING CURRENT (IDD)

| DC CHARA         | CTERISTICS             | 3     | Standard Operating Conditions: 2.3V to 3.6V(unless otherwise stated)Operating temperature $-40^{\circ}C \leq TA \leq +85^{\circ}C$ for Industrial $-40^{\circ}C \leq TA \leq +105^{\circ}C$ for V-temp |                                    |             |  |  |
|------------------|------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|-------------|--|--|
| Parameter<br>No. | Typical <sup>(3)</sup> | Max.  | Units Conditions                                                                                                                                                                                       |                                    |             |  |  |
| Operating C      | Current (IDD)          | (1,2) |                                                                                                                                                                                                        |                                    |             |  |  |
| DC20             | 2                      | 3     | mA                                                                                                                                                                                                     | 4 M⊦                               | łz (Note 4) |  |  |
| DC21             | 7                      | 10.5  | mA                                                                                                                                                                                                     | 1                                  | 0 MHz       |  |  |
| DC22             | 10                     | 15    | mA                                                                                                                                                                                                     | 20 MHz (Note 4)                    |             |  |  |
| DC23             | 15                     | 23    | mA                                                                                                                                                                                                     | 30 MHz (Note 4)                    |             |  |  |
| DC24             | 20                     | 30    | mA                                                                                                                                                                                                     | 40 MHz                             |             |  |  |
| DC25             | 100                    | 150   | μA                                                                                                                                                                                                     | +25°C, 3.3V LPRC (32 kHz) (Note 4) |             |  |  |

**Note 1:** A device's IDD supply current is mainly a function of the operating voltage and frequency. Other factors, such as PBCLK (Peripheral Bus Clock) frequency, number of peripheral modules enabled, internal code execution pattern, execution from Program Flash memory vs. SRAM, I/O pin loading and switching rate, oscillator type, as well as temperature, can have an impact on the current consumption.

2: The test conditions for IDD measurements are as follows: Oscillator mode is EC (for 8 MHz and below) and EC+PLL (for above 8 MHz) with OSC1 driven by external square wave from rail-to-rail. CPU, Program Flash and SRAM data memory are operational. All peripheral modules are disabled (ON bit = 0) but the associated PMD bit is cleared. WDT and FSCM are disabled. All I/O pins are configured as inputs and pulled to Vss. MCLR = VDD.

**3:** Data in "Typical" column is at 3.3V, 25°C at specified operating frequency unless otherwise stated. Parameters are for design guidance only and are not tested.

4: This parameter is characterized, but not tested in manufacturing.

#### TABLE 29-6: DC CHARACTERISTICS: IDLE CURRENT (IIDLE)

| DC CHARACT                                                     | ERISTICS               |      | Standard Operating Conditions: 2.3V to 3.6V(unless otherwise stated)Operating temperature $-40^{\circ}C \leq TA \leq +85^{\circ}C$ for Industrial $-40^{\circ}C \leq TA \leq +105^{\circ}C$ for V-temp |                  |                 |               |  |  |  |
|----------------------------------------------------------------|------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----------------|---------------|--|--|--|
| Parameter<br>No.                                               | Typical <sup>(2)</sup> | Max. | Units                                                                                                                                                                                                  | Units Conditions |                 |               |  |  |  |
| Idle Current (IIDLE): Core Off, Clock on Base Current (Note 1) |                        |      |                                                                                                                                                                                                        |                  |                 |               |  |  |  |
| DC30a                                                          | 1                      | 1.5  | mA                                                                                                                                                                                                     | 4 MHz (Note 3)   |                 |               |  |  |  |
| DC31a                                                          | 2                      | 3    | mA                                                                                                                                                                                                     |                  | 10 MHz          |               |  |  |  |
| DC32a                                                          | 4                      | 6    | mA                                                                                                                                                                                                     |                  | 20 MHz (Note 3) |               |  |  |  |
| DC33a                                                          | 5.5                    | 8    | mA                                                                                                                                                                                                     |                  | 30 MHz (Note 3) |               |  |  |  |
| DC34a                                                          | 7.5                    | 11   | mA                                                                                                                                                                                                     | 40 MHz           |                 |               |  |  |  |
| DC37a                                                          | 100                    | —    | μA                                                                                                                                                                                                     | -40°C            |                 | LPRC (31 kHz) |  |  |  |
| DC37b                                                          | 250                    |      | μA                                                                                                                                                                                                     | +25°C            | 3.3V            | (Note 3)      |  |  |  |
| DC37c                                                          | 380                    |      | μA                                                                                                                                                                                                     | +85°C            |                 |               |  |  |  |

Note 1: The test conditions for base IDLE current measurements are as follows: System clock is enabled and PBCLK divisor = 1:1. CPU in Idle mode (CPU core Halted). All peripheral modules are disabled (ON bit = 0), but the associated PMD bit is cleared. WDT and FSCM are disabled. All I/O pins are configured as inputs and pulled to Vss. MCLR = VDD.

2: Data in "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.

3: This parameter is characterized, but not tested in manufacturing.

| DC CHA        | RACTERIS                          | TICS    | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated)         Operating temperature       -40°C ≤TA ≤+85°C for Industrial         -40°C ≤TA ≤+105°C for V-temp |                                                      |                                        |  |  |  |  |  |
|---------------|-----------------------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|----------------------------------------|--|--|--|--|--|
| Param.<br>No. | Typical <sup>(2)</sup>            | Max.    | Units                                                                                                                                                                          | Conditions                                           |                                        |  |  |  |  |  |
| Power-D       | Power-Down Current (IPD) (Note 1) |         |                                                                                                                                                                                |                                                      |                                        |  |  |  |  |  |
| DC40k         | 10                                | 16      | μA                                                                                                                                                                             | -40°C                                                |                                        |  |  |  |  |  |
| DC40I         | 44                                | 70      | μA                                                                                                                                                                             | +25°C                                                | Base Power-Down Current                |  |  |  |  |  |
| DC40n         | 168                               | 259     | μA                                                                                                                                                                             | +85°C                                                | Base Power-Down Current                |  |  |  |  |  |
| DC40m         | 335                               | 536     | μA                                                                                                                                                                             | +105°C                                               |                                        |  |  |  |  |  |
| Module        | Differential                      | Current |                                                                                                                                                                                |                                                      |                                        |  |  |  |  |  |
| DC41e         | 5                                 | 20      | μA                                                                                                                                                                             | 3.6V                                                 | Watchdog Timer Current: ΔIWDT (Note 3) |  |  |  |  |  |
| DC42e         | 23                                | 50      | μA                                                                                                                                                                             | 3.6V RTCC + Timer1 w/32 kHz Crystal: ∆IRTCC (Note 3) |                                        |  |  |  |  |  |
| DC43d         | 1000                              | 1100    | μA                                                                                                                                                                             | 3.6V ADC: ΔIADC (Notes 3,4)                          |                                        |  |  |  |  |  |

#### TABLE 29-7: DC CHARACTERISTICS: POWER-DOWN CURRENT (IPD)

**Note 1:** Base IPD is measured with all peripheral modules and clocks shut down (ON = 0, PMDx = 1), CPU clock is disabled. All I/Os are configured as inputs and pulled low. WDT and FSCM are disabled.

2: Data in the "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.

**3:** The  $\Delta$  current is the additional current consumed when the module is enabled. This current should be added to the base IPD current.

4: Test conditions for ADC module differential current are as follows: Internal ADC RC oscillator enabled.

|               |        |                                                         | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated)                                                              |     |            |       |                                               |  |  |
|---------------|--------|---------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|-----|------------|-------|-----------------------------------------------|--|--|
|               |        |                                                         | Operating temperature $-40^{\circ}C \leq TA \leq +85^{\circ}C$ for Industrial $-40^{\circ}C \leq TA \leq +105^{\circ}C$ for V-temp |     |            |       |                                               |  |  |
| Param.<br>No. | Symbol | Characteristics                                         | Min. Typical <sup>(1)</sup>                                                                                                        |     | Max.       | Units | Conditions                                    |  |  |
|               | VIL    | Input Low Voltage                                       |                                                                                                                                    |     |            |       |                                               |  |  |
| DI10          |        | I/O Pins with PMP                                       | Vss                                                                                                                                | —   | 0.15 Vdd   | V     |                                               |  |  |
|               |        | I/O Pins                                                | Vss                                                                                                                                | —   | 0.2 Vdd    | V     |                                               |  |  |
| DI18          |        | SDAx, SCLx                                              | Vss                                                                                                                                | —   | 0.3 Vdd    | V     | SMBus disabled<br>(Note 4)                    |  |  |
| DI19          |        | SDAx, SCLx                                              | Vss                                                                                                                                | —   | 0.8        | V     | SMBus enabled<br>(Note 4)                     |  |  |
|               | VIH    | Input High Voltage                                      |                                                                                                                                    |     |            |       |                                               |  |  |
| DI20          |        | I/O Pins not 5V-tolerant <sup>(5)</sup>                 | 0.65 VDD                                                                                                                           | _   | Vdd        | V     | (Note 4)                                      |  |  |
|               |        | I/O Pins 5V-tolerant with<br>PMP <sup>(5)</sup>         | 0.25 VDD + 0.8V                                                                                                                    | —   | 5.5        | V     | (Note 4)                                      |  |  |
|               |        | I/O Pins 5V-tolerant <sup>(5)</sup>                     | 0.65 VDD                                                                                                                           | —   | 5.5        | V     |                                               |  |  |
| DI28          |        | SDAx, SCLx                                              | 0.65 VDD                                                                                                                           | —   | 5.5        | V     | SMBus disabled (Note 4)                       |  |  |
| DI29          |        | SDAx, SCLx                                              | 2.1                                                                                                                                | _   | 5.5        | V     | SMBus enabled,<br>2.3V ⊴VPIN ⊴5.5<br>(Note 4) |  |  |
| DI30          | ICNPU  | Change Notification<br>Pull-up Current                  | 50                                                                                                                                 | 250 | 400        | μA    | VDD = 3.3V, VPIN = VSS                        |  |  |
| DI31          | ICNPD  | Change Notification<br>Pull-down Current <sup>(4)</sup> | _                                                                                                                                  | 50  |            | μA    | VDD = 3.3V, VPIN = VDD                        |  |  |
|               | liL    | Input Leakage Current<br>(Note 3)                       |                                                                                                                                    |     |            |       |                                               |  |  |
| DI50          |        | I/O Ports                                               | _                                                                                                                                  | —   | <u>+</u> 1 | μA    | Vss ⊴VPIN ⊴VDD,<br>Pin at high-impedance      |  |  |
| DI51          |        | Analog Input Pins                                       | _                                                                                                                                  | —   | <u>+</u> 1 | μA    | Vss ⊴VPiN ⊴VDD,<br>Pin at high-impedance      |  |  |
| DI55          |        | MCLR <sup>(2)</sup>                                     | _                                                                                                                                  | —   | <u>+</u> 1 | μA    | Vss ⊴Vpin ⊴Vdd                                |  |  |
| DI56          |        | OSC1                                                    | —                                                                                                                                  | —   | <u>+</u> 1 | μA    | Vss ⊴VPIN ⊴VDD,<br>XT and HS modes            |  |  |

#### TABLE 29-8: DC CHARACTERISTICS: I/O PIN INPUT SPECIFICATIONS

**Note 1:** Data in "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.

2: The leakage current on the MCLR pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages.

3: Negative current is defined as current sourced by the pin.

4: This parameter is characterized, but not tested in manufacturing.

5: See the "Pin Diagrams" section for the 5V-tolerant pins.

| DC CHARACTERISTICS |        |                     | $\begin{tabular}{lllllllllllllllllllllllllllllllllll$ |   |     |   |                             |
|--------------------|--------|---------------------|-------------------------------------------------------|---|-----|---|-----------------------------|
| Param.             | Symbol | Characteristic      | Min. Typ. Max. Units Conditions                       |   |     |   | Conditions                  |
| DO10               | Vol    | Output Low Voltage  | _                                                     |   | 0.4 | V | Iol ≤10 mA, Vdd = 3.3V      |
|                    |        | Output High Voltage | 1.5 <sup>(1)</sup>                                    | _ | _   |   | IOH ≥ -14 mA, VDD = 3.3V    |
| 0000               |        | I/O Pins            | 2.0 <sup>(1)</sup>                                    | _ | _   | v | IOH ≥ -12 mA, VDD = 3.3V    |
| DO20               | Vон    |                     | 2.4                                                   | _ | _   | V | IOH ≥ -10 mA, VDD = 3.3V    |
|                    |        |                     | 3.0 <sup>(1)</sup>                                    | _ | —   |   | IOH $\ge$ -7 mA, VDD = 3.3V |

Note 1: Parameters are characterized, but not tested.

#### TABLE 29-10: ELECTRICAL CHARACTERISTICS: BOR

| DC CHARACTERISTICS |        |                                            | Standard Operating Conditions: 2.3V to 3.6V         (unless otherwise stated)         Operating temperature       -40°C ≤TA ≤+85°C for Industrial         -40°C ≤TA ≤+105°C for V-temp |         |      |       |            |  |
|--------------------|--------|--------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------|-------|------------|--|
| Param.<br>No.      | Symbol | Characteristics                            | Min. <sup>(1)</sup>                                                                                                                                                                    | Typical | Max. | Units | Conditions |  |
| BO10               | VBOR   | BOR Event on VDD transition<br>high-to-low | 2.0                                                                                                                                                                                    | _       | 2.3  | V     | _          |  |

**Note 1:** Parameters are for design guidance only and are not tested in manufacturing.

| TABLE 29-11: | DC CHARACTERISTICS: PROGRAM MEMORY <sup>(3)</sup> |
|--------------|---------------------------------------------------|
|              |                                                   |

| DC CHARACTERISTICS |        |                                                         |        | Standard Operating Conditions: 2.3V to 3.6V         (unless otherwise stated)         Operating temperature       -40°C ≤TA ≤+85°C for Industrial         -40°C ≤TA ≤+105°C for V-temp |      |       |                                               |  |  |
|--------------------|--------|---------------------------------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|-----------------------------------------------|--|--|
| Param.<br>No.      | Symbol | Characteristics                                         | Min.   | Typical <sup>(1)</sup>                                                                                                                                                                 | Max. | Units | Conditions                                    |  |  |
|                    |        | Program Flash Memory                                    |        |                                                                                                                                                                                        |      |       |                                               |  |  |
| D130               | Eр     | Cell Endurance                                          | 20,000 | —                                                                                                                                                                                      | —    | E/W   | _                                             |  |  |
| D131               | Vpr    | VDD for Read                                            | 2.3    | —                                                                                                                                                                                      | 3.6  | V     | _                                             |  |  |
| D132               | VPEW   | VDD for Erase or Write                                  | 2.3    | —                                                                                                                                                                                      | 3.6  | V     | _                                             |  |  |
| D134               | TRETD  | Characteristic Retention                                | 20     | —                                                                                                                                                                                      | —    | Year  | Provided no other specifications are violated |  |  |
| D135               | IDDP   | Supply Current during<br>Programming                    | —      | 10                                                                                                                                                                                     | —    | mA    | —                                             |  |  |
|                    | Tww    | Word Write Cycle Time                                   | 20     | —                                                                                                                                                                                      | 40   | μs    | _                                             |  |  |
| D136               | Trw    | Row Write Cycle Time<br>(Note 2)<br>(128 words per row) | 3      | 4.5                                                                                                                                                                                    | —    | ms    | _                                             |  |  |
| D137               | TPE    | Page Erase Cycle Time                                   | 20     | —                                                                                                                                                                                      | —    | ms    | —                                             |  |  |
|                    | TCE    | Chip Erase Cycle Time                                   | 80     | —                                                                                                                                                                                      | —    | ms    | _                                             |  |  |

Note 1: Data in "Typical" column is at 3.3V, 25°C unless otherwise stated.

2: The minimum SYSCLK for row programming is 4 MHz. Care should be taken to minimize bus activities during row programming, such as suspending any memory-to-memory DMA operations. If heavy bus loads are expected, selecting Bus Matrix Arbitration mode 2 (rotating priority) may be necessary. The default Arbitration mode is mode 1 (CPU has lowest priority).

**3:** Refer to the *"PIC32 Flash Programming Specification"* (DS61145) for operating conditions during programming and erase cycles.

| DC CHARACTERISTICS |        |                                                     |      | Standard Operating Conditions: 2.3V to 3.6V         (unless otherwise stated)         Operating temperature       -40°C ≤TA ≤+85°C for Industrial         -40°C ≤TA ≤+105°C for V-temp |      |       |                                                                                        |  |  |
|--------------------|--------|-----------------------------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|----------------------------------------------------------------------------------------|--|--|
| Param.<br>No.      | Symbol | Characteristics                                     | Min. | Typical                                                                                                                                                                                | Max. | Units | Comments                                                                               |  |  |
| D300               | VIOFF  | Input Offset Voltage                                | -    | ±7.5                                                                                                                                                                                   | ±25  | mV    | Avdd = Vdd,<br>Avss = Vss                                                              |  |  |
| D301               | VICM   | Input Common Mode Voltage                           | 0    | —                                                                                                                                                                                      | Vdd  | V     | Avdd = Vdd,<br>Avss = Vss<br>(Note 2)                                                  |  |  |
| D302               | CMRR   | Common Mode Rejection Ratio                         | 55   | —                                                                                                                                                                                      | _    | dB    | Max Viсм = (Vpd - 1)V<br>(Note 2)                                                      |  |  |
| D303               | Tresp  | Response Time                                       | —    | 150                                                                                                                                                                                    | 400  | ns    | AVDD = VDD,<br>AVss = Vss<br>(Notes 1,2)                                               |  |  |
| D304               | ON2ov  | Comparator Enabled to Output<br>Valid               | _    | —                                                                                                                                                                                      | 10   | μs    | Comparator module is<br>configured before setting<br>the comparator ON bit<br>(Note 2) |  |  |
| D305               | IVREF  | Internal Voltage Reference                          | 1.14 | 1.2                                                                                                                                                                                    | 1.26 | V     | BGSEL<1:0> = 00                                                                        |  |  |
| D312               | TSET   | Internal Voltage Reference<br>Setting time (Note 3) | —    | —                                                                                                                                                                                      | 10   | μs    | —                                                                                      |  |  |

#### TABLE 29-12: COMPARATOR SPECIFICATIONS

**Note 1:** Response time measured with one comparator input at (VDD – 1.5)/2, while the other input transitions from Vss to VDD.

**2:** These parameters are characterized but not tested.

**3:** Settling time measured while CVRR = 1 and CVR<3:0> transitions from '0000' to '1111'. This parameter is characterized, but not tested in manufacturing.

#### TABLE 29-13: INTERNAL VOLTAGE REGULATOR SPECIFICATIONS

| DC CHA                                    | RACTERIS               | STICS | Standard Operating Conditions: 2.3V to 3.6V(unless otherwise stated)Operating temperature $-40^{\circ}C \leq TA \leq +85^{\circ}C$ for Industrial $-40^{\circ}C \leq TA \leq +105^{\circ}C$ for V-temp |         |      |                                                                                                    |          |  |  |
|-------------------------------------------|------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------|----------------------------------------------------------------------------------------------------|----------|--|--|
| Param.<br>No.                             | Symbol Characteristics |       |                                                                                                                                                                                                        | Typical | Max. | Units                                                                                              | Comments |  |  |
| D321 CEFC External Filter Capacitor Value |                        | 8     | 10                                                                                                                                                                                                     |         | μ    | Capacitor must be low series<br>resistance (1 ohm). Typical<br>voltage on the VCAP pin is<br>1.8V. |          |  |  |

### 29.2 AC Characteristics and Timing Parameters

The information contained in this section defines  $\mathsf{PIC32MX1XX/2XX}$  AC characteristics and timing parameters.

## FIGURE 29-1: LOAD CONDITIONS FOR DEVICE TIMING SPECIFICATIONS



#### TABLE 29-14: CAPACITIVE LOADING REQUIREMENTS ON OUTPUT PINS

| АС СНА        | RACTERI | STICS                 | Standard Operating Conditions: 2.3V to 3.6V(unless otherwise stated)Operating temperature $-40^{\circ}C \leq TA \leq +85^{\circ}C$ for Industrial $-40^{\circ}C \leq TA \leq +105^{\circ}C$ for V-temp |                        |      |       |                           |  |  |  |
|---------------|---------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------|-------|---------------------------|--|--|--|
| Param.<br>No. | Symbol  | Characteristics       | Min.                                                                                                                                                                                                   | Typical <sup>(1)</sup> | Max. | Units | Conditions                |  |  |  |
| DO56          | Сю      | All I/O pins and OSC2 | — — 50 pF EC mode                                                                                                                                                                                      |                        |      |       |                           |  |  |  |
| DO58          | Св      | SCLx, SDAx            | —                                                                                                                                                                                                      | —                      | 400  | pF    | In I <sup>2</sup> C™ mode |  |  |  |

**Note 1:** Data in "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.

#### FIGURE 29-2: EXTERNAL CLOCK TIMING



| АС СНА        | RACTERI       | STICS                                                                                                            | Standard Op<br>(unless othe<br>Operating ter | erwise state           | onditions: 2.3<br>ed)<br>-40°C ≤TA ≤+<br>-40°C ≤TA ≤+ | 85°C for   | Industrial                              |
|---------------|---------------|------------------------------------------------------------------------------------------------------------------|----------------------------------------------|------------------------|-------------------------------------------------------|------------|-----------------------------------------|
| Param.<br>No. | Symbol        | Characteristics                                                                                                  | Min.                                         | Typical <sup>(1)</sup> | Max.                                                  | Units      | Conditions                              |
| OS10          | Fosc          | External CLKI Frequency<br>(External clocks allowed only<br>in EC and ECPLL modes)                               | DC<br>4                                      |                        | 40<br>40                                              | MHz<br>MHz | EC (Note 4)<br>ECPLL (Note 3)           |
| OS11          |               | Oscillator Crystal Frequency                                                                                     | 3                                            | —                      | 10                                                    | MHz        | XT <b>(Note 4)</b>                      |
| OS12          |               |                                                                                                                  | 4                                            | —                      | 10                                                    | MHz        | XTPLL<br>(Notes 3,4)                    |
| OS13          |               |                                                                                                                  | 10                                           | _                      | 25                                                    | MHz        | HS (Note 5)                             |
| OS14          |               |                                                                                                                  | 10                                           | _                      | 25                                                    | MHz        | HSPLL<br>(Notes 3,4)                    |
| OS15          |               |                                                                                                                  | 32                                           | 32.768                 | 100                                                   | kHz        | Sosc (Note 4)                           |
| OS20          | Tosc          | Tosc = 1/Fosc = Tcy (Note 2)                                                                                     |                                              | _                      |                                                       | _          | See parameter<br>OS10 for Fosc<br>value |
| OS30          | TosL,<br>TosH | External Clock In (OSC1)<br>High or Low Time                                                                     | 0.45 x Tosc                                  | —                      | —                                                     | ns         | EC (Note 4)                             |
| OS31          | TosR,<br>TosF | External Clock In (OSC1)<br>Rise or Fall Time                                                                    | —                                            | —                      | 0.05 x Tosc                                           | ns         | EC (Note 4)                             |
| OS40          | Tost          | Oscillator Start-up Timer Period<br>(Only applies to HS, HSPLL,<br>XT, XTPLL and Sosc Clock<br>Oscillator modes) |                                              | 1024                   |                                                       | Tosc       | (Note 4)                                |
| OS41          | TFSCM         | Primary Clock Fail Safe<br>Time-out Period                                                                       | _                                            | 2                      | —                                                     | ms         | (Note 4)                                |
| OS42          | Gм            | External Oscillator<br>Transconductance                                                                          |                                              | 12                     |                                                       | mA/V       | VDD = 3.3V,<br>TA = +25°C<br>(Note 4)   |

#### TABLE 29-15: EXTERNAL CLOCK TIMING REQUIREMENTS

Note 1: Data in "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are characterized but are not tested.

2: Instruction cycle period (TCY) equals the input oscillator time base period. All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. All devices are tested to operate at "min." values with an external clock applied to the OSC1/CLKI pin.

3: PLL input requirements: 4 MHz ⊴FPLLIN ≤5 MHz (use PLL prescaler to reduce Fosc). This parameter is characterized, but tested at 10 MHz only at manufacturing.

4: This parameter is characterized, but not tested in manufacturing.

### TABLE 29-16: PLL CLOCK TIMING SPECIFICATIONS

| АС СНА        | RACTERI                                                          | STICS                                                           | (unless of        | Standard Operating Conditions: 2.3V to 3.6V(unless otherwise stated)Operating temperature $-40^{\circ}C \leq TA \leq +85^{\circ}C$ for Industrial $-40^{\circ}C \leq TA \leq +105^{\circ}C$ for V-temp |         |       |       |                                      |  |  |
|---------------|------------------------------------------------------------------|-----------------------------------------------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-------|-------|--------------------------------------|--|--|
| Param.<br>No. | Symbol                                                           | Characteristi                                                   | cs <sup>(1)</sup> | Min.                                                                                                                                                                                                   | Typical | Max.  | Units | Conditions                           |  |  |
| OS50          | Fplli                                                            | PLL Voltage Controll<br>Oscillator (VCO) Inp<br>Frequency Range |                   | 3.92                                                                                                                                                                                                   |         | 5     | MHz   | ECPLL, HSPLL, XTPLL,<br>FRCPLL modes |  |  |
| OS51          | Fsys                                                             | On-Chip VCO Syste<br>Frequency                                  | m                 | 60                                                                                                                                                                                                     | _       | 120   | MHz   | _                                    |  |  |
| OS52          | DS52 TLOCK PLL Start-up Time (I                                  |                                                                 |                   | _                                                                                                                                                                                                      | _       | 2     | ms    | —                                    |  |  |
| OS53          | OS53 DCLK CLKO Stability <sup>(2)</sup><br>(Period Jitter or Cum |                                                                 |                   | -0.25                                                                                                                                                                                                  |         | +0.25 | %     | Measured over 100 ms<br>period       |  |  |

Note 1: These parameters are characterized, but not tested in manufacturing.

2: This jitter specification is based on clock-cycle by clock-cycle measurements. To get the effective jitter for individual time-bases on communication clocks, use the following formula:

$$EffectiveJitter = \frac{D_{CLK}}{\sqrt{\frac{SYSCLK}{CommunicationClock}}}$$

For example, if SYSCLK = 40 MHz and SPI bit rate = 20 MHz, the effective jitter is as follows:

$$EffectiveJitter = \frac{D_{CLK}}{\sqrt{\frac{40}{20}}} = \frac{D_{CLK}}{1.41}$$

#### TABLE 29-17: INTERNAL FRC ACCURACY

| АС СНА        | RACTERISTICS                          | (unless         | Standard Operating Conditions: 2.3V to 3.6V         (unless otherwise stated)         Operating temperature       -40°C ≤TA ≤+85°C for Industrial         -40°C ≤TA ≤+105°C for V-temp |      |       |            |  |  |  |  |
|---------------|---------------------------------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|------------|--|--|--|--|
| Param.<br>No. | Characteristics                       | Min.            | Typical                                                                                                                                                                                | Max. | Units | Conditions |  |  |  |  |
| Internal      | RC Accuracy @ 8.00 MHz <sup>(1)</sup> |                 |                                                                                                                                                                                        |      |       |            |  |  |  |  |
| F20b          | FRC                                   | -0.9 — +0.9 % — |                                                                                                                                                                                        |      |       |            |  |  |  |  |

Note 1: Frequency calibrated at 25°C and 3.3V. The TUN bits can be used to compensate for temperature drift.

#### TABLE 29-18: INTERNAL LPRC ACCURACY

| АС СНА        | RACTERISTICS               | Standard Operating Conditions: 2.3V to 3.6V         (unless otherwise stated)         Operating temperature       -40°C ≤TA ≤+85°C for Industrial         -40°C ≤TA ≤+105°C for V-temp |         |      |       |            |  |  |  |
|---------------|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------|-------|------------|--|--|--|
| Param.<br>No. | Characteristics            | Min.                                                                                                                                                                                   | Typical | Max. | Units | Conditions |  |  |  |
| LPRC @        | ) 31.25 kHz <sup>(1)</sup> |                                                                                                                                                                                        |         |      |       |            |  |  |  |
| F21           | 21 LPRC -15 — +15 % —      |                                                                                                                                                                                        |         |      |       |            |  |  |  |

**Note 1:** Change of LPRC frequency as VDD changes.

FIGURE 29-3: I/O TIMING CHARACTERISTICS



## TABLE 29-19: I/O TIMING REQUIREMENTS

| AC CHAI       | RACTERIS | TICS                 | (unless other        | Standard Operating Conditions: 2.3V to 3.6V(unless otherwise stated)Operating temperature $-40^{\circ}C \leq TA \leq +85^{\circ}C$ for Industrial $-40^{\circ}C \leq TA \leq +105^{\circ}C$ for V-temp |                        |         |       |            |  |  |
|---------------|----------|----------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|---------|-------|------------|--|--|
| Param.<br>No. | Symbol   | Characteris          | stics <sup>(2)</sup> | Min.                                                                                                                                                                                                   | Typical <sup>(1)</sup> | Max.    | Units | Conditions |  |  |
| DO31          | TIOR     | Port Output Rise Tin | ne                   |                                                                                                                                                                                                        | 5                      | 15      | ns    | Vdd < 2.5V |  |  |
|               |          |                      |                      | -                                                                                                                                                                                                      | 5                      | 10      | ns    | Vdd > 2.5V |  |  |
| DO32          | TIOF     | Port Output Fall Tim | е                    |                                                                                                                                                                                                        | 5                      | 15      | ns    | VDD < 2.5V |  |  |
|               |          |                      |                      |                                                                                                                                                                                                        | 5                      | 10      | ns    | VDD > 2.5V |  |  |
| DI35          | TINP     | INTx Pin High or Lov | w Time               | 10                                                                                                                                                                                                     | _                      | _       | ns    | _          |  |  |
| DI40          | Trbp     | me (input)           | 2                    |                                                                                                                                                                                                        | _                      | TSYSCLK |       |            |  |  |

Note 1: Data in "Typical" column is at 3.3V, 25°C unless otherwise stated.

2: This parameter is characterized, but not tested in manufacturing.

## PIC32MX1XX/2XX

## FIGURE 29-4: POWER-ON RESET TIMING CHARACTERISTICS





#### TABLE 29-20: RESETS TIMING

| АС СНА        | RACTERI | STICS                                                                                                                                      | Standard Operating Conditions: 2.3V to 3.6V(unless otherwise stated)Operating temperature $-40^{\circ}C \leq TA \leq +85^{\circ}C$ for Industrial $-40^{\circ}C \leq TA \leq +105^{\circ}C$ for V-temp |                              |      |       |            |  |  |
|---------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|------|-------|------------|--|--|
| Param.<br>No. | Symbol  | Characteristics <sup>(1)</sup>                                                                                                             | Min.                                                                                                                                                                                                   | Typical <sup>(2)</sup>       | Max. | Units | Conditions |  |  |
| SY00          | Τρυ     | Power-up Period<br>Internal Voltage Regulator Enabled                                                                                      | _                                                                                                                                                                                                      | 400                          | 600  | μs    |            |  |  |
| SY02          | Tsysdly | System Delay Period:<br>Time Required to Reload Device<br>Configuration Fuses plus SYSCLK<br>Delay before First instruction is<br>Fetched. | _                                                                                                                                                                                                      | 1 μs +<br>8 SYSCLK<br>cycles | _    | _     | _          |  |  |
| SY20          | TMCLR   | MCLR Pulse Width (low)                                                                                                                     | 2                                                                                                                                                                                                      | _                            | _    | μs    | _          |  |  |
| SY30          | TBOR    | BOR Pulse Width (low)                                                                                                                      | —                                                                                                                                                                                                      | 1                            | _    | μs    | —          |  |  |

Note 1: These parameters are characterized, but not tested in manufacturing.

2: Data in "Typ" column is at 3.3V, 25°C unless otherwise stated. Characterized by design but not tested.

## PIC32MX1XX/2XX

## FIGURE 29-6: TIMER1, 2, 3, 4, 5 EXTERNAL CLOCK TIMING CHARACTERISTICS



## TABLE 29-21: TIMER1 EXTERNAL CLOCK TIMING REQUIREMENTS<sup>(1)</sup>

| АС СНА        | ARACTERIS | TICS                                                        | (                            | (unle |                                            | ions: 2.3<br>°C ≤Ta ≤+<br>°C ≤Ta ≤+ | 85°C f | or Indu |                               |
|---------------|-----------|-------------------------------------------------------------|------------------------------|-------|--------------------------------------------|-------------------------------------|--------|---------|-------------------------------|
| Param.<br>No. | Symbol    | Charac                                                      | teristics <sup>(2)</sup>     |       | Min.                                       | Typical                             | Max.   | Units   | Conditions                    |
| TA10          | Т⊤хН      | TxCK<br>High Time                                           | Synchronous with prescale    |       | [(12.5 ns or 1 ТРВ)/N]<br>+ 25 ns          | —                                   |        | ns      | Must also meet parameter TA15 |
|               |           |                                                             | Asynchronou with prescale    |       | 10                                         |                                     | _      | ns      | —                             |
| TA11          | T⊤xL      | TxCK<br>Low Time                                            | Synchronous with prescale    |       | [(12.5 ns or 1 TPB)/N]<br>+ 25 ns          | _                                   | —      | ns      | Must also meet parameter TA15 |
|               |           |                                                             | Asynchronou with prescale    |       | 10                                         | —                                   | —      | ns      | —                             |
| TA15          | ΤτχΡ      | TxCK<br>Input Period                                        | Synchronous with prescale    |       | [(Greater of 25 ns or<br>2 TPB)/N] + 30 ns | _                                   | —      | ns      | VDD > 2.7V                    |
|               |           |                                                             |                              |       | [(Greater of 25 ns or<br>2 TPB)/N] + 50 ns | _                                   | —      | ns      | VDD < 2.7V                    |
|               |           |                                                             | Asynchronou<br>with prescale |       | 20                                         | —                                   | _      | ns      | VDD > 2.7V<br>(Note 3)        |
|               |           |                                                             |                              |       | 50                                         | —                                   | _      | ns      | VDD < 2.7V<br>(Note 3)        |
| OS60          | FT1       | SOSC1/T1C<br>Input Freque<br>(oscillator en<br>TCS bit (T1C | ncy Range<br>abled by settir | ing   | 32                                         | —                                   | 100    | kHz     | —                             |
| TA20          | TCKEXTMRL | Delay from E<br>Clock Edge t<br>Increment                   | External TxCK<br>to Timer    | <     | _                                          |                                     | 1      | Трв     | —                             |

Note 1: Timer1 is a Type A.

2: This parameter is characterized, but not tested in manufacturing.

**3:** N = Prescale Value (1, 8, 64, 256).

#### TABLE 29-22: TIMER2, 3, 4, 5 EXTERNAL CLOCK TIMING REQUIREMENTS

| AC CHA        | ARACTERIS | TICS                     |                        | (unless          | Standard Operating Conditions: 2.3V to 3.6V<br>unless otherwise stated)<br>Dperating temperature -40°C ≤TA ≤+85°C for Industrial<br>-40°C ≤TA ≤+105°C for V-temp |      |       |                                     |                                       |  |
|---------------|-----------|--------------------------|------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|-------------------------------------|---------------------------------------|--|
| Param.<br>No. | Symbol    | Cha                      | racteristics           | s <sup>(1)</sup> | Min.                                                                                                                                                             | Max. | Units | Condit                              | ions                                  |  |
| TB10          | ТтхН      | TxCK<br>High Time        | Synchrono<br>prescaler | ous, with        | [(12.5 ns or 1 TPB)/N]<br>+ 25 ns                                                                                                                                | —    | ns    | Must also meet<br>parameter<br>TB15 | N = prescale<br>value<br>(1, 2, 4, 8, |  |
| TB11          | T⊤xL      | TxCK<br>Low Time         | Synchrono<br>prescaler | ous, with        | [(12.5 ns or 1 ТРВ)/N]<br>+ 25 ns                                                                                                                                | —    | ns    | Must also meet<br>parameter<br>TB15 | 16, 32, 64,<br>256)                   |  |
| TB15          | ΤτχΡ      | TxCK<br>Input            | Synchrono<br>prescaler | ous, with        | [(Greater of [(25 ns or<br>2 Трв)/N] + 30 ns                                                                                                                     | _    | ns    | VDD > 2.7V                          |                                       |  |
|               |           | Period                   |                        |                  | [(Greater of [(25 ns or<br>2 TPB)/N] + 50 ns                                                                                                                     | —    | ns    | VDD < 2.7V                          |                                       |  |
| TB20          | TCKEXTMRL | Delay from<br>Clock Edge |                        |                  |                                                                                                                                                                  | 1    | Трв   |                                     |                                       |  |

Note 1: These parameters are characterized, but not tested in manufacturing.

### FIGURE 29-7: INPUT CAPTURE (CAPx) TIMING CHARACTERISTICS



#### TABLE 29-23: INPUT CAPTURE MODULE TIMING REQUIREMENTS

| АС СНА        | RACTERI | STICS                 | (unless oth | Standard Operating Conditions: 2.3V to 3.6V(unless otherwise stated)Operating temperature $-40^{\circ}C \leq TA \leq +85^{\circ}C$ for Industrial $-40^{\circ}C \leq TA \leq +105^{\circ}C$ for V-temp |         |    |                                         |                                  |  |  |  |
|---------------|---------|-----------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|----|-----------------------------------------|----------------------------------|--|--|--|
| Param.<br>No. | Symbol  | Charac                | Units       | Cor                                                                                                                                                                                                    | ditions |    |                                         |                                  |  |  |  |
| IC10          | TccL    | CL ICx Input Low Time |             | [(12.5 ns or 1 ТРВ)/N]<br>+ 25 ns                                                                                                                                                                      | _       | ns | Must also<br>meet<br>parameter<br>IC15. | N = prescale<br>value (1, 4, 16) |  |  |  |
| IC11          | ТссН    | ICx Input             | t High Time | [(12.5 ns or 1 ТРВ)/N]<br>+ 25 ns                                                                                                                                                                      | -       | ns | Must also<br>meet<br>parameter<br>IC15. |                                  |  |  |  |
| IC15          | TCCP    | ICx Input             | t Period    | [(25 ns or 2 TPB)/N]<br>+ 50 ns                                                                                                                                                                        | -       | ns | —                                       |                                  |  |  |  |

**Note 1:** These parameters are characterized, but not tested in manufacturing.

<sup>© 2011-2012</sup> Microchip Technology Inc.

## PIC32MX1XX/2XX

### FIGURE 29-8: OUTPUT COMPARE MODULE (OCx) TIMING CHARACTERISTICS



### TABLE 29-24: OUTPUT COMPARE MODULE TIMING REQUIREMENTS

|               |        |                                | Standard Operating Conditions: 2.3V to 3.6V         (unless otherwise stated)         Operating temperature       -40°C ≤TA ≤+85°C for Industrial         -40°C ≤TA ≤+105°C for V-temp |                        |      |       |                    |  |  |
|---------------|--------|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------|-------|--------------------|--|--|
| Param.<br>No. | Symbol | Characteristics <sup>(1)</sup> | Min.                                                                                                                                                                                   | Typical <sup>(2)</sup> | Max. | Units | Conditions         |  |  |
| OC10          | TccF   | OCx Output Fall Time           | —                                                                                                                                                                                      | _                      | _    | ns    | See parameter DO32 |  |  |
| OC11          | TccR   | OCx Output Rise Time           | — — — ns See parameter DO3 <sup>-</sup>                                                                                                                                                |                        |      |       |                    |  |  |

**Note 1:** These parameters are characterized, but not tested in manufacturing.

2: Data in "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.

#### FIGURE 29-9: OCx/PWM MODULE TIMING CHARACTERISTICS



#### TABLE 29-25: SIMPLE OCx/PWM MODE TIMING REQUIREMENTS

|              |        |                                | Standard Operating Conditions: 2.3V to 3.6V         (unless otherwise stated)         Operating temperature       -40°C ≤TA ≤+85°C for Industrial         -40°C ≤TA ≤+105°C for V-temp |  |     |       |            |  |
|--------------|--------|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|-----|-------|------------|--|
| Param<br>No. | Symbol | Characteristics <sup>(1)</sup> | Min Typical <sup>(2)</sup>                                                                                                                                                             |  | Max | Units | Conditions |  |
| OC15         | TFD    | Fault Input to PWM I/O Change  | —                                                                                                                                                                                      |  |     | ns    | _          |  |
| OC20         | TFLT   | Fault Input Pulse Width        | 50 — — ns                                                                                                                                                                              |  |     |       | —          |  |

**Note 1:** These parameters are characterized, but not tested in manufacturing.

2: Data in "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.



#### FIGURE 29-10: SPIX MODULE MASTER MODE (CKE = 0) TIMING CHARACTERISTICS

#### TABLE 29-26: SPIx MASTER MODE (CKE = 0) TIMING REQUIREMENTS

|               |                       |                                            | Standard Operating Conditions: 2.3V to 3.6V(unless otherwise stated)Operating temperature-40°C ≤TA ≤+85°C for Industrial-40°C ≤TA ≤+105°C for V-temp |            |    |    |                    |  |  |
|---------------|-----------------------|--------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|------------|----|----|--------------------|--|--|
| Param.<br>No. | Symbol                | Characteristics <sup>(1)</sup>             | Min.                                                                                                                                                 | Conditions |    |    |                    |  |  |
| SP10          | TscL                  | SCKx Output Low Time<br>(Note 3)           | Тѕск/2                                                                                                                                               | —          |    | ns | —                  |  |  |
| SP11          | TscH                  | SCKx Output High Time (Note 3)             | Тѕск/2                                                                                                                                               | —          | _  | ns | —                  |  |  |
| SP20          | TscF                  | SCKx Output Fall Time (Note 4)             | —                                                                                                                                                    | —          |    | ns | See parameter DO32 |  |  |
| SP21          | TscR                  | SCKx Output Rise Time (Note 4)             | —                                                                                                                                                    | —          | _  | ns | See parameter DO31 |  |  |
| SP30          | TDOF                  | SDOx Data Output Fall Time (Note 4)        | —                                                                                                                                                    | —          | _  | ns | See parameter DO32 |  |  |
| SP31          | TDOR                  | SDOx Data Output Rise Time (Note 4)        | —                                                                                                                                                    | —          | -  | ns | See parameter DO31 |  |  |
| SP35          | TscH2doV,             | SDOx Data Output Valid after               | —                                                                                                                                                    | —          | 15 | ns | VDD > 2.7V         |  |  |
|               | TscL2doV              | SCKx Edge                                  | —                                                                                                                                                    | —          | 20 | ns | VDD < 2.7V         |  |  |
| SP40          | TDIV2SCH,<br>TDIV2SCL | Setup Time of SDIx Data Input to SCKx Edge | 10                                                                                                                                                   | —          | _  | ns | —                  |  |  |
| SP41          | TscH2diL,<br>TscL2diL | Hold Time of SDIx Data Input to SCKx Edge  | 10                                                                                                                                                   | _          |    | ns | —                  |  |  |

Note 1: These parameters are characterized, but not tested in manufacturing.

2: Data in "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.

- **3:** The minimum clock period for SCKx is 50 ns. Therefore, the clock generated in Master mode must not violate this specification.
- 4: Assumes 50 pF load on all SPIx pins.



#### FIGURE 29-11: SPIX MODULE MASTER MODE (CKE = 1) TIMING CHARACTERISTICS

#### TABLE 29-27: SPIX MODULE MASTER MODE (CKE = 1) TIMING REQUIREMENTS

| АС СНА        | AC CHARACTERISTICS   |                                              |        | Standard Operating Conditions: 2.3V to 3.6V(unless otherwise stated)Operating temperature $-40^{\circ}C \leq TA \leq +85^{\circ}C$ for Industrial $-40^{\circ}C \leq TA \leq +105^{\circ}C$ for V-temp |      |       |                    |  |  |
|---------------|----------------------|----------------------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|--------------------|--|--|
| Param.<br>No. | Symbol               | Characteristics <sup>(1)</sup>               | Min.   | Тур. <sup>(2)</sup>                                                                                                                                                                                    | Max. | Units | Conditions         |  |  |
| SP10          | TscL                 | SCKx Output Low Time (Note 3)                | Тscк/2 | _                                                                                                                                                                                                      | _    | ns    | —                  |  |  |
| SP11          | TscH                 | SCKx Output High Time (Note 3)               | Tsck/2 |                                                                                                                                                                                                        | _    | ns    | —                  |  |  |
| SP20          | TscF                 | SCKx Output Fall Time (Note 4)               | _      |                                                                                                                                                                                                        | _    | ns    | See parameter DO32 |  |  |
| SP21          | TscR                 | SCKx Output Rise Time (Note 4)               | _      |                                                                                                                                                                                                        | _    | ns    | See parameter DO31 |  |  |
| SP30          | TDOF                 | SDOx Data Output Fall Time (Note 4)          | —      | —                                                                                                                                                                                                      | _    | ns    | See parameter DO32 |  |  |
| SP31          | TDOR                 | SDOx Data Output Rise Time (Note 4)          | _      | _                                                                                                                                                                                                      |      | ns    | See parameter DO31 |  |  |
| SP35          | TscH2doV,            | SDOx Data Output Valid after                 |        |                                                                                                                                                                                                        | 15   | ns    | VDD > 2.7V         |  |  |
|               | TscL2DoV             | SCKx Edge                                    | _      |                                                                                                                                                                                                        | 20   | ns    | VDD < 2.7V         |  |  |
| SP36          | TDOV2sc,<br>TDOV2scL | SDOx Data Output Setup to<br>First SCKx Edge | 15     | —                                                                                                                                                                                                      | _    | ns    | _                  |  |  |
| SP40          | TDIV2scH,            | Setup Time of SDIx Data Input to             | 15     |                                                                                                                                                                                                        |      | ns    | VDD > 2.7V         |  |  |
|               | TDIV2scL             | SCKx Edge                                    | 20     | —                                                                                                                                                                                                      | _    | ns    | VDD < 2.7V         |  |  |
| SP41          | TscH2DIL,            | Hold Time of SDIx Data Input                 | 15     | _                                                                                                                                                                                                      |      | ns    | VDD > 2.7V         |  |  |
|               | TscL2DIL             | to SCKx Edge                                 | 20     |                                                                                                                                                                                                        |      | ns    | VDD < 2.7V         |  |  |

Note 1: These parameters are characterized, but not tested in manufacturing.

2: Data in "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.

**3:** The minimum clock period for SCKx is 50 ns. Therefore, the clock generated in Master mode must not violate this specification.

4: Assumes 50 pF load on all SPIx pins.





## TABLE 29-28: SPIX MODULE SLAVE MODE (CKE = 0) TIMING REQUIREMENTS

| АС СНА        | ARACTERIS             | Standard Operating Conditions: 2.3V to 3.6V(unless otherwise stated)Operating temperature -40°C ≤TA ≤+85°C for Industrial<br>-40°C ≤TA ≤+105°C for V-temp |                                            |   |    |    |                    |
|---------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|---|----|----|--------------------|
| Param.<br>No. | Symbol                | Characteristics <sup>(1)</sup>                                                                                                                            | Min. Typ. <sup>(2)</sup> Max. Units Condit |   |    |    |                    |
| SP70          | TscL                  | SCKx Input Low Time (Note 3)                                                                                                                              | Tsck/2                                     | — | _  | ns | _                  |
| SP71          | TscH                  | SCKx Input High Time (Note 3)                                                                                                                             | TSCK/2                                     | _ | _  | ns | —                  |
| SP72          | TscF                  | SCKx Input Fall Time                                                                                                                                      | —                                          | — | _  | ns | See parameter DO32 |
| SP73          | TscR                  | SCKx Input Rise Time                                                                                                                                      | —                                          | — |    | ns | See parameter DO31 |
| SP30          | TdoF                  | SDOx Data Output Fall Time (Note 4)                                                                                                                       | _                                          | — | _  | ns | See parameter DO32 |
| SP31          | TDOR                  | SDOx Data Output Rise Time (Note 4)                                                                                                                       | —                                          | — | _  | ns | See parameter DO31 |
| SP35          | TscH2doV,             | SDOx Data Output Valid after                                                                                                                              | —                                          | — | 15 | ns | VDD > 2.7V         |
|               | TscL2DoV              | SCKx Edge                                                                                                                                                 |                                            | — | 20 | ns | VDD < 2.7V         |
| SP40          | TDIV2scH,<br>TDIV2scL | Setup Time of SDIx Data Input to SCKx Edge                                                                                                                | 10                                         | _ |    | ns | —                  |
| SP41          | TscH2dlL,<br>TscL2dlL | Hold Time of SDIx Data Input<br>to SCKx Edge                                                                                                              | 10                                         | — | _  | ns | —                  |
| SP50          | TssL2scH,<br>TssL2scL | $\overline{SSx} \downarrow$ to SCKx $\uparrow$ or SCKx Input                                                                                              | 175                                        | — | _  | ns | —                  |
| SP51          | TssH2doZ              | SSx                                                                                                                                                       | 5                                          | — | 25 | ns | —                  |
| SP52          | TscH2ssH<br>TscL2ssH  | SSx after SCKx Edge                                                                                                                                       | Тѕск + 20                                  | _ | _  | ns | —                  |

Note 1: These parameters are characterized, but not tested in manufacturing.

2: Data in "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.

- 3: The minimum clock period for SCKx is 50 ns.
- **4:** Assumes 50 pF load on all SPIx pins.



## FIGURE 29-13: SPIX MODULE SLAVE MODE (CKE = 1) TIMING CHARACTERISTICS

#### TABLE 29-29: SPIX MODULE SLAVE MODE (CKE = 1) TIMING REQUIREMENTS

| АС СНА        | AC CHARACTERISTICS    |                                                                           |                                             | Standard Operating Conditions: 2.3V to 3.6V         (unless otherwise stated)         Operating temperature       -40°C ≤TA ≤+85°C for Industrial         -40°C ≤TA ≤+105°C for V-temp |    |    |                    |  |  |
|---------------|-----------------------|---------------------------------------------------------------------------|---------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|----|--------------------|--|--|
| Param.<br>No. | Symbol                | Characteristics <sup>(1)</sup>                                            | Min. Typical <sup>(2)</sup> Max. Units Cond |                                                                                                                                                                                        |    |    |                    |  |  |
| SP70          | TscL                  | SCKx Input Low Time (Note 3)                                              | Tsck/2                                      | _                                                                                                                                                                                      | _  | ns | _                  |  |  |
| SP71          | TscH                  | SCKx Input High Time (Note 3)                                             | Tsck/2                                      | _                                                                                                                                                                                      | _  | ns | —                  |  |  |
| SP72          | TscF                  | SCKx Input Fall Time                                                      | —                                           | 5                                                                                                                                                                                      | 10 | ns | —                  |  |  |
| SP73          | TscR                  | SCKx Input Rise Time                                                      | _                                           | 5                                                                                                                                                                                      | 10 | ns | —                  |  |  |
| SP30          | TDOF                  | SDOx Data Output Fall Time (Note 4)                                       | _                                           | —                                                                                                                                                                                      | _  | ns | See parameter DO32 |  |  |
| SP31          | TDOR                  | SDOx Data Output Rise Time (Note 4)                                       | _                                           | —                                                                                                                                                                                      | _  | ns | See parameter DO31 |  |  |
| SP35          | TscH2doV,             | SDOx Data Output Valid after                                              | _                                           | _                                                                                                                                                                                      | 20 | ns | VDD > 2.7V         |  |  |
|               | TscL2DoV              | SCKx Edge                                                                 |                                             | _                                                                                                                                                                                      | 30 | ns | VDD < 2.7V         |  |  |
| SP40          | TDIV2scH,<br>TDIV2scL | Setup Time of SDIx Data Input to SCKx Edge                                | 10                                          | —                                                                                                                                                                                      | —  | ns | —                  |  |  |
| SP41          | TscH2diL,<br>TscL2diL | Hold Time of SDIx Data Input to SCKx Edge                                 | 10                                          | —                                                                                                                                                                                      | —  | ns | —                  |  |  |
| SP50          | TssL2scH,<br>TssL2scL | $\overline{SSx} \downarrow$ to SCKx $\downarrow$ or SCKx $\uparrow$ Input | 175                                         | —                                                                                                                                                                                      |    | ns | —                  |  |  |

Note 1: These parameters are characterized, but not tested in manufacturing.

2: Data in "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.

- 3: The minimum clock period for SCKx is 50 ns.
- 4: Assumes 50 pF load on all SPIx pins.

### TABLE 29-29: SPIX MODULE SLAVE MODE (CKE = 1) TIMING REQUIREMENTS (CONTINUED)

|               |                      |                                                    | Standard Operating Conditions: 2.3V to 3.6V         (unless otherwise stated)         Operating temperature         -40°C ≤TA ≤+85°C for Industrial         -40°C ≤TA ≤+105°C for V-temp |   |    |    |   |  |
|---------------|----------------------|----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|----|----|---|--|
| Param.<br>No. | Symbol               | Characteristics <sup>(1)</sup>                     | Min. Typical <sup>(2)</sup> Max. Units Condition                                                                                                                                         |   |    |    |   |  |
| SP51          | TssH2doZ             | SSx ↑ to SDOx Output<br>High-Impedance<br>(Note 4) | 5                                                                                                                                                                                        | _ | 25 | ns | _ |  |
| SP52          | TscH2ssH<br>TscL2ssH | SSx ↑ after SCKx Edge                              | Тѕск +<br>20                                                                                                                                                                             | — | _  | ns | _ |  |
| SP60          | TssL2doV             | SDOx Data Output Valid after<br>SSx Edge           | 25 ns                                                                                                                                                                                    |   |    |    |   |  |

Note 1: These parameters are characterized, but not tested in manufacturing.

2: Data in "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.

**3:** The minimum clock period for SCKx is 50 ns.

**4:** Assumes 50 pF load on all SPIx pins.







## TABLE 29-30: I2Cx BUS DATA TIMING REQUIREMENTS (MASTER MODE)

| AC CHA        |                       | ISTICS          |                                | Standard Operating Conditions: 2.3V to 3.6V         (unless otherwise stated)         Operating temperature       -40°C ≤TA ≤+85°C for Industrial         -40°C ≤TA ≤+105°C for V-temp |      |       |                                |  |  |
|---------------|-----------------------|-----------------|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|--------------------------------|--|--|
| Param.<br>No. | Symbol                | Characteristics |                                | Min. <sup>(1)</sup>                                                                                                                                                                    | Max. | Units | Conditions                     |  |  |
| IM10          | TLO:SCL               | Clock Low Time  | 100 kHz mode                   | Трв * (BRG + 2)                                                                                                                                                                        | —    | μs    | _                              |  |  |
|               |                       |                 | 400 kHz mode                   | Трв * (BRG + 2)                                                                                                                                                                        | —    | μs    | _                              |  |  |
|               |                       |                 | 1 MHz mode<br>( <b>Note 2)</b> | Трв * (BRG + 2)                                                                                                                                                                        | —    | μs    | —                              |  |  |
| IM11          | THI:SCL               | Clock High Time | 100 kHz mode                   | Трв * (BRG + 2)                                                                                                                                                                        | —    | μs    | —                              |  |  |
|               |                       |                 | 400 kHz mode                   | Трв * (BRG + 2)                                                                                                                                                                        | _    | μs    | —                              |  |  |
|               | M20 Trippi SDAy and S |                 | 1 MHz mode<br>(Note 2)         | Трв * (BRG + 2)                                                                                                                                                                        | —    | μs    | —                              |  |  |
| IM20          | TF:SCL                | SDAx and SCLx   | 100 kHz mode                   | —                                                                                                                                                                                      | 300  | ns    | CB is specified to be          |  |  |
|               |                       | Fall Time       | 400 kHz mode                   | 20 + 0.1 Св                                                                                                                                                                            | 300  | ns    | from 10 to 400 pF              |  |  |
|               |                       |                 | 1 MHz mode<br>(Note 2)         | _                                                                                                                                                                                      | 100  | ns    |                                |  |  |
| IM21          | TR:SCL                | SDAx and SCLx   | 100 kHz mode                   | —                                                                                                                                                                                      | 1000 | ns    | CB is specified to be          |  |  |
|               |                       | Rise Time       | 400 kHz mode                   | 20 + 0.1 Св                                                                                                                                                                            | 300  | ns    | from 10 to 400 pF              |  |  |
|               |                       |                 | 1 MHz mode<br>(Note 2)         | _                                                                                                                                                                                      | 300  | ns    |                                |  |  |
| IM25          | TSU:DAT               | Data Input      | 100 kHz mode                   | 250                                                                                                                                                                                    | —    | ns    | —                              |  |  |
|               |                       | Setup Time      | 400 kHz mode                   | 100                                                                                                                                                                                    |      | ns    | -                              |  |  |
|               |                       |                 | 1 MHz mode<br>(Note 2)         | 100                                                                                                                                                                                    | —    | ns    |                                |  |  |
| IM26          | THD:DAT               | Data Input      | 100 kHz mode                   | 0                                                                                                                                                                                      | _    | μs    | —                              |  |  |
|               |                       | Hold Time       | 400 kHz mode                   | 0                                                                                                                                                                                      | 0.9  | μs    |                                |  |  |
|               |                       |                 | 1 MHz mode<br><b>(Note 2)</b>  | 0                                                                                                                                                                                      | 0.3  | μs    |                                |  |  |
| IM30          | TSU:STA               | Start Condition | 100 kHz mode                   | Трв * (BRG + 2)                                                                                                                                                                        | —    | μs    | Only relevant for              |  |  |
|               |                       | Setup Time      | 400 kHz mode                   | Трв * (BRG + 2)                                                                                                                                                                        |      | μs    | Repeated Start                 |  |  |
|               |                       |                 | 1 MHz mode<br><b>(Note 2)</b>  | Трв * (BRG + 2)                                                                                                                                                                        | _    | μs    | condition                      |  |  |
| IM31          | THD:STA               | Start Condition | 100 kHz mode                   | Трв * (BRG + 2)                                                                                                                                                                        | —    | μs    | After this period, the         |  |  |
|               |                       | Hold Time       | 400 kHz mode                   | Трв * (BRG + 2)                                                                                                                                                                        |      | μs    | first clock pulse is generated |  |  |
|               |                       |                 | 1 MHz mode<br>(Note 2)         | Трв * (BRG + 2)                                                                                                                                                                        | —    | μs    | generated                      |  |  |
| IM33          | Tsu:sto               | Stop Condition  | 100 kHz mode                   | Трв * (BRG + 2)                                                                                                                                                                        | —    | μs    |                                |  |  |
|               |                       | Setup Time      | 400 kHz mode                   | Трв * (BRG + 2)                                                                                                                                                                        |      | μs    |                                |  |  |
|               |                       |                 | 1 MHz mode<br>(Note 2)         | Трв * (BRG + 2)                                                                                                                                                                        |      | μs    |                                |  |  |
| IM34          | THD:STO               | Stop Condition  | 100 kHz mode                   | Трв * (BRG + 2)                                                                                                                                                                        |      | ns    | _                              |  |  |
|               |                       | Hold Time       | 400 kHz mode                   | Трв * (BRG + 2)                                                                                                                                                                        | _    | ns    | ]                              |  |  |
|               |                       |                 | 1 MHz mode<br>(Note 2)         | Трв * (BRG + 2)                                                                                                                                                                        |      | ns    |                                |  |  |

**Note 1:** BRG is the value of the  $I^2C^{\mathsf{TM}}$  Baud Rate Generator.

2: Maximum pin capacitance = 10 pF for all I2Cx pins (for 1 MHz mode only).

**3:** The typical value for this parameter is 104 ns.

## TABLE 29-30: I2Cx BUS DATA TIMING REQUIREMENTS (MASTER MODE) (CONTINUED)

| АС СНА        | RACTER  | ISTICS                 |                        | Standard Operating Conditions: 2.3V to 3.6V(unless otherwise stated)Operating temperature $-40^{\circ}C \leq TA \leq +85^{\circ}C$ for Industrial $-40^{\circ}C \leq TA \leq +105^{\circ}C$ for V-temp |      |       |                                        |  |
|---------------|---------|------------------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|----------------------------------------|--|
| Param.<br>No. | Symbol  | Charac                 | teristics              | Min. <sup>(1)</sup>                                                                                                                                                                                    | Max. | Units | Conditions                             |  |
| IM40          | TAA:SCL | Output Valid           | 100 kHz mode           | —                                                                                                                                                                                                      | 3500 | ns    | _                                      |  |
|               |         | from Clock             | 400 kHz mode           | —                                                                                                                                                                                                      | 1000 | ns    | —                                      |  |
|               |         |                        | 1 MHz mode<br>(Note 2) | —                                                                                                                                                                                                      | 350  | ns    | —                                      |  |
| IM45          | TBF:SDA | Bus Free Time          | 100 kHz mode           | 4.7                                                                                                                                                                                                    | _    | μs    | The amount of time the                 |  |
|               |         |                        | 400 kHz mode           | 1.3                                                                                                                                                                                                    | —    | μs    | bus must be free                       |  |
|               |         |                        | 1 MHz mode<br>(Note 2) | 0.5                                                                                                                                                                                                    | —    | μs    | before a new<br>transmission can start |  |
| IM50          | Св      | Bus Capacitive Loading |                        | —                                                                                                                                                                                                      | 400  | pF    | —                                      |  |
| IM51          | TPGD    | Pulse Gobbler D        | elay                   | 52                                                                                                                                                                                                     | 312  | ns    | See Note 3                             |  |

**Note 1:** BRG is the value of the  $I^2C^{\text{TM}}$  Baud Rate Generator.

**2**: Maximum pin capacitance = 10 pF for all I2Cx pins (for 1 MHz mode only).

**3:** The typical value for this parameter is 104 ns.







## TABLE 29-31: I2Cx BUS DATA TIMING REQUIREMENTS (SLAVE MODE)

| АС СНА        | RACTERIS | STICS           |                        | Standard Op<br>(unless other<br>Operating te | rwise st | <b>ated)</b><br>re -40° | ons: 2.3V to 3.6V<br>°C ≤TA ≤+85°C for Industrial<br>°C ≤TA ≤+105°C for V-temp |
|---------------|----------|-----------------|------------------------|----------------------------------------------|----------|-------------------------|--------------------------------------------------------------------------------|
| Param.<br>No. | Symbol   | Charact         | eristics               | Min.                                         | Max.     | Units                   | Conditions                                                                     |
| IS10          | TLO:SCL  | Clock Low Time  | 100 kHz mode           | 4.7                                          | —        | μs                      | PBCLK must operate at a minimum of 800 kHz                                     |
|               |          |                 | 400 kHz mode           | 1.3                                          | —        | μs                      | PBCLK must operate at a<br>minimum of 3.2 MHz                                  |
|               |          |                 | 1 MHz mode<br>(Note 1) | 0.5                                          | _        | μs                      |                                                                                |
| IS11          | THI:SCL  | Clock High Time | 100 kHz mode           | 4.0                                          | _        | μs                      | PBCLK must operate at a<br>minimum of 800 kHz                                  |
|               |          |                 | 400 kHz mode           | 0.6                                          | _        | μs                      | PBCLK must operate at a minimum of 3.2 MHz                                     |
|               |          |                 | 1 MHz mode<br>(Note 1) | 0.5                                          | _        | μs                      |                                                                                |
| IS20          | TF:SCL   | SDAx and SCLx   | 100 kHz mode           | _                                            | 300      | ns                      | CB is specified to be from                                                     |
|               |          | Fall Time       | 400 kHz mode           | 20 + 0.1 Св                                  | 300      | ns                      | 10 to 400 pF                                                                   |
|               |          |                 | 1 MHz mode<br>(Note 1) | —                                            | 100      | ns                      |                                                                                |
| IS21          | TR:SCL   | SDAx and SCLx   | 100 kHz mode           | —                                            | 1000     | ns                      | CB is specified to be from                                                     |
|               |          | Rise Time       | 400 kHz mode           | 20 + 0.1 Св                                  | 300      | ns                      | 10 to 400 pF                                                                   |
|               |          |                 | 1 MHz mode<br>(Note 1) | —                                            | 300      | ns                      |                                                                                |
| IS25          | TSU:DAT  | Data Input      | 100 kHz mode           | 250                                          |          | ns                      | _                                                                              |
|               |          | Setup Time      | 400 kHz mode           | 100                                          |          | ns                      |                                                                                |
|               |          |                 | 1 MHz mode<br>(Note 1) | 100                                          | —        | ns                      |                                                                                |
| IS26          | THD:DAT  | Data Input      | 100 kHz mode           | 0                                            | —        | ns                      | —                                                                              |
|               |          | Hold Time       | 400 kHz mode           | 0                                            | 0.9      | μs                      |                                                                                |
|               |          |                 | 1 MHz mode<br>(Note 1) | 0                                            | 0.3      | μs                      |                                                                                |
| IS30          | TSU:STA  | Start Condition | 100 kHz mode           | 4700                                         | —        | ns                      | Only relevant for Repeated                                                     |
|               |          | Setup Time      | 400 kHz mode           | 600                                          | —        | ns                      | Start condition                                                                |
|               |          |                 | 1 MHz mode<br>(Note 1) | 250                                          | —        | ns                      |                                                                                |
| IS31          | THD:STA  | Start Condition | 100 kHz mode           | 4000                                         | _        | ns                      | After this period, the first                                                   |
|               |          | Hold Time       | 400 kHz mode           | 600                                          | —        | ns                      | clock pulse is generated                                                       |
|               |          |                 | 1 MHz mode<br>(Note 1) | 250                                          | _        | ns                      |                                                                                |
| IS33          | Tsu:sto  | Stop Condition  | 100 kHz mode           | 4000                                         | _        | ns                      | —                                                                              |
|               |          | Setup Time      | 400 kHz mode           | 600                                          |          | ns                      |                                                                                |
|               |          |                 | 1 MHz mode<br>(Note 1) | 600                                          |          | ns                      |                                                                                |

**Note 1:** Maximum pin capacitance = 10 pF for all I2Cx pins (for 1 MHz mode only).

| АС СНА        | RACTERIS | STICS              |                        | Standard Operating Conditions: 2.3V to 3.6V(unless otherwise stated)Operating temperature-40°C ≤TA ≤+85°C for Industrial-40°C ≤TA ≤+105°C for V-temp |      |       |                            |  |
|---------------|----------|--------------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|----------------------------|--|
| Param.<br>No. | Symbol   | Characte           | eristics               | Min.                                                                                                                                                 | Max. | Units | Conditions                 |  |
| IS34          | THD:STO  | Stop Condition     | 100 kHz mode           | 4000                                                                                                                                                 | _    | ns    | _                          |  |
|               |          | Hold Time          | 400 kHz mode           | 600                                                                                                                                                  | —    | ns    |                            |  |
|               |          |                    | 1 MHz mode<br>(Note 1) | 250                                                                                                                                                  |      | ns    |                            |  |
| IS40          | TAA:SCL  | Output Valid from  | 100 kHz mode           | 0                                                                                                                                                    | 3500 | ns    | —                          |  |
|               |          | Clock              | 400 kHz mode           | 0                                                                                                                                                    | 1000 | ns    |                            |  |
|               |          |                    | 1 MHz mode<br>(Note 1) | 0                                                                                                                                                    | 350  | ns    |                            |  |
| IS45          | TBF:SDA  | Bus Free Time      | 100 kHz mode           | 4.7                                                                                                                                                  | _    | μs    | The amount of time the bus |  |
|               |          |                    | 400 kHz mode           | 1.3                                                                                                                                                  | _    | μs    | must be free before a new  |  |
|               |          |                    | 1 MHz mode<br>(Note 1) | 0.5                                                                                                                                                  | —    | μs    | transmission can start     |  |
| IS50          | Св       | Bus Capacitive Loa | ading                  | _                                                                                                                                                    | 400  | pF    | —                          |  |

## TABLE 29-31: I2Cx BUS DATA TIMING REQUIREMENTS (SLAVE MODE) (CONTINUED)

Note 1: Maximum pin capacitance = 10 pF for all I2Cx pins (for 1 MHz mode only).

## TABLE 29-32: ADC MODULE SPECIFICATIONS

| АС СНА        | ARACTERI   | STICS                                                | Standard Op<br>(unless othe<br>Operating ter | rwise state | ed)<br>-40°C ≤Ta ≤               | +85°C    | <b>3.6V</b><br>for Industrial<br>C for V-temp                                                 |
|---------------|------------|------------------------------------------------------|----------------------------------------------|-------------|----------------------------------|----------|-----------------------------------------------------------------------------------------------|
| Param.<br>No. | Symbol     | Characteristics                                      | Min.                                         | Typical     | Max.                             | Units    | Conditions                                                                                    |
| Device        | Supply     |                                                      |                                              |             |                                  |          |                                                                                               |
| AD01          | AVdd       | Module VDD Supply                                    | Greater of<br>VDD – 0.3<br>or 2.5            | _           | Lesser of<br>VDD + 0.3<br>or 3.6 | V        | _                                                                                             |
| AD02          | AVss       | Module Vss Supply                                    | Vss                                          | —           | Vss + 0.3                        | V        | —                                                                                             |
| Referen       | ice Inputs |                                                      |                                              | •           | •                                |          |                                                                                               |
| AD05          | Vrefh      | Reference Voltage High                               | AVss + 2.0                                   | —           | AVDD                             | V        | (Note 1)                                                                                      |
| AD05a         |            |                                                      | 2.5                                          | _           | 3.6                              | V        | VREFH = AVDD (Note 3)                                                                         |
| AD06          | Vrefl      | Reference Voltage Low                                | AVss                                         | _           | VREFH – 2.0                      | V        | (Note 1)                                                                                      |
| AD07          | Vref       | Absolute Reference<br>Voltage (VREFH – VREFL)        | 2.0                                          | —           | AVdd                             | V        | (Note 3)                                                                                      |
| AD08          | IREF       | Current Drain                                        | _                                            | 250<br>—    | 400<br>3                         | μΑ<br>μΑ | ADC operating<br>ADC off                                                                      |
| Analog        | Input      |                                                      | •                                            |             |                                  |          | •                                                                                             |
| AD12          | VINH-VINL  | Full-Scale Input Span                                | VREFL                                        | —           | VREFH                            | V        | _                                                                                             |
| AD13          | VINL       | Absolute VINL Input<br>Voltage                       | AVss – 0.3                                   | —           | AVDD/2                           | V        | —                                                                                             |
| AD14          | Vin        | Absolute Input Voltage                               | AVss - 0.3                                   | —           | AVDD + 0.3                       | V        | _                                                                                             |
| AD15          |            | Leakage Current                                      | —                                            | +/- 0.001   | +/-0.610                         | μA       | VINL = AVSS = VREFL = 0V,<br>AVDD = VREFH = $3.3V$<br>Source Impedance = $10 \text{ k}\Omega$ |
| AD17          | RIN        | Recommended<br>Impedance of Analog<br>Voltage Source | —                                            | _           | 5K                               | Ω        | (Note 1)                                                                                      |
| ADC Ac        | curacy – N | leasurements with Exter                              | rnal VREF+/VR                                | EF-         |                                  |          |                                                                                               |
| AD20c         | Nr         | Resolution                                           | 1                                            | 0 data bits |                                  | bits     | _                                                                                             |
| AD21c         | INL        | Integral Nonlinearity                                | > -1                                         | _           | < 1                              | LSb      | VINL = AVSS = VREFL = 0V,<br>AVDD = VREFH = 3.3V                                              |
| AD22c         | DNL        | Differential Nonlinearity                            | > -1                                         | —           | < 1                              | LSb      | VINL = AVSS = VREFL = 0V,<br>AVDD = VREFH = 3.3V<br>(Note 2)                                  |
| AD23c         | Gerr       | Gain Error                                           | > -1                                         | —           | < 1                              | LSb      | VINL = AVSS = VREFL = 0V,<br>AVDD = VREFH = 3.3V                                              |
| AD24n         | EOFF       | Offset Error                                         | > -1                                         | —           | < 1                              | LSb      | VINL = AVSS = 0V,<br>AVDD = 3.3V                                                              |
| AD25c         | _          | Monotonicity                                         | _                                            | _           | _                                |          | Guaranteed                                                                                    |

Note 1: These parameters are not characterized or tested in manufacturing.

**2:** With no missing codes.

**3:** These parameters are characterized, but not tested in manufacturing.

**4:** Characterized with a 1 kHz sine wave.

| AC CHARACTERISTICS |            |                                   | Standard Operating Conditions: 2.5V to 3.6V(unless otherwise stated)Operating temperature $-40^{\circ}C \leq TA \leq +85^{\circ}C$ for Industrial $-40^{\circ}C \leq TA \leq +105^{\circ}C$ for V-temp |              |      |       |                                                         |  |  |
|--------------------|------------|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|------|-------|---------------------------------------------------------|--|--|
| Param.<br>No.      | Symbol     | Characteristics                   | Min.                                                                                                                                                                                                   | Typical      | Max. | Units | Conditions                                              |  |  |
| ADC Ac             | curacy – N | leasurements with Inter           | nal VREF+/VR                                                                                                                                                                                           | EF-          |      |       |                                                         |  |  |
| AD20d              | Nr         | Resolution                        |                                                                                                                                                                                                        | 10 data bits |      | bits  | (Note 3)                                                |  |  |
| AD21d              | INL        | Integral Nonlinearity             | > -1                                                                                                                                                                                                   | _            | < 1  | LSb   | VINL = AVss = 0V,<br>AVDD = 2.5V to 3.6V<br>(Note 3)    |  |  |
| AD22d              | DNL        | Differential Nonlinearity         | > -1                                                                                                                                                                                                   | _            | < 1  | LSb   | VINL = AVSS = 0V,<br>AVDD = 2.5V to 3.6V<br>(Notes 2,3) |  |  |
| AD23d              | Gerr       | Gain Error                        | > -4                                                                                                                                                                                                   | _            | < 4  | LSb   | VINL = AVSS = 0V,<br>AVDD = 2.5V to 3.6V<br>(Note 3)    |  |  |
| AD24d              | EOFF       | Offset Error                      | > -2                                                                                                                                                                                                   | -            | < 2  | LSb   | VINL = AVss = 0V,<br>AVDD = 2.5V to 3.6V<br>(Note 3)    |  |  |
| AD25d              |            | Monotonicity                      | —                                                                                                                                                                                                      |              |      | —     | Guaranteed                                              |  |  |
| Dynami             | c Performa | ance                              |                                                                                                                                                                                                        |              |      |       |                                                         |  |  |
| AD31b              | SINAD      | Signal to Noise and<br>Distortion | 55                                                                                                                                                                                                     | 58.5         | —    | dB    | (Notes 3,4)                                             |  |  |
| AD34b              | ENOB       | Effective Number of Bits          | 9.0                                                                                                                                                                                                    | 9.5          | _    | bits  | (Notes 3,4)                                             |  |  |

**Note 1:** These parameters are not characterized or tested in manufacturing.

**2:** With no missing codes.

**3:** These parameters are characterized, but not tested in manufacturing.

**4:** Characterized with a 1 kHz sine wave.

|                                      | PIC32 10-bit ADC Conversion Rates <sup>(2)</sup> |                          |            |                 |                   |                                                         |  |  |  |  |  |
|--------------------------------------|--------------------------------------------------|--------------------------|------------|-----------------|-------------------|---------------------------------------------------------|--|--|--|--|--|
| ADC Speed                            | Tad<br>Min.                                      | Sampling<br>Time<br>Min. | Rs<br>Max. | Vdd             | Temperature       | ADC Channels Configuration                              |  |  |  |  |  |
| 1 Msps to<br>400 ksps <sup>(1)</sup> | 65 ns                                            | 132 ns                   | 500Ω       | 3.0V to<br>3.6V | -40°C to<br>+85°C | ANX CHX ADC                                             |  |  |  |  |  |
| Up to 400 ksps                       | 200 ns                                           | 200 ns                   | 5.0 kΩ     | 2.5V to<br>3.6V | -40°C to<br>+85°C | ANX CHX<br>ANX OF VREF-                                 |  |  |  |  |  |
| Up to 300 ksps                       | 200 ns                                           | 200 ns                   | 5.0 kΩ     | 2.5V to<br>3.6V | -40°C to<br>+85°C | ANX CHX<br>ANX OF VREF-<br>ANX OF VREF-<br>ANX OF VREF- |  |  |  |  |  |

### TABLE 29-33: 10-BIT CONVERSION RATE PARAMETERS

**Note 1:** External VREF- and VREF+ pins must be used for correct operation.

**2:** These parameters are characterized, but not tested in manufacturing.

## TABLE 29-34: ANALOG-TO-DIGITAL CONVERSION TIMING REQUIREMENTS

| AC CHARACTERISTICS |                  |                                                                      | Standard Operating Conditions: 2.5V to 3.6V(unless otherwise stated)Operating temperature-40°C ≤TA ≤+85°C for Industrial-40°C ≤TA ≤+105°C for V-temp |                        |         |       |                                                           |  |  |  |  |  |
|--------------------|------------------|----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|---------|-------|-----------------------------------------------------------|--|--|--|--|--|
| Param.<br>No.      | Symbol           | Characteristics                                                      | Min.                                                                                                                                                 | Typical <sup>(1)</sup> | Max.    | Units | Conditions                                                |  |  |  |  |  |
| Clock P            | Clock Parameters |                                                                      |                                                                                                                                                      |                        |         |       |                                                           |  |  |  |  |  |
| AD50               | Tad              | ADC Clock Period <sup>(2)</sup>                                      | 65                                                                                                                                                   | _                      | —       | ns    | See Table 29-33                                           |  |  |  |  |  |
| Conversion Rate    |                  |                                                                      |                                                                                                                                                      |                        |         |       |                                                           |  |  |  |  |  |
| AD55               | TCONV            | Conversion Time                                                      | —                                                                                                                                                    | 12 Tad                 | —       | —     | —                                                         |  |  |  |  |  |
| AD56               | FCNV             | Throughput Rate                                                      | —                                                                                                                                                    | —                      | 1000    | ksps  | AVDD = 3.0V to 3.6V                                       |  |  |  |  |  |
|                    |                  | (Sampling Speed)                                                     | —                                                                                                                                                    | _                      | 400     | ksps  | AVDD = 2.5V to 3.6V                                       |  |  |  |  |  |
| AD57               | TSAMP            | Sample Time                                                          | 1 Tad                                                                                                                                                | —                      | —       |       | TSAMP must be $\geq$ 132 ns                               |  |  |  |  |  |
| Timing             | Paramete         | rs                                                                   |                                                                                                                                                      |                        |         |       |                                                           |  |  |  |  |  |
| AD60               | TPCS             | Conversion Start from Sample<br>Trigger <sup>(3)</sup>               | _                                                                                                                                                    | 1.0 Tad                | —       | —     | Auto-Convert Trigger<br>(SSRC<2:0> = 111)<br>not selected |  |  |  |  |  |
| AD61               | TPSS             | Sample Start from Setting<br>Sample (SAMP) bit                       | 0.5 Tad                                                                                                                                              | —                      | 1.5 Tad | _     | —                                                         |  |  |  |  |  |
| AD62               | TCSS             | Conversion Completion to<br>Sample Start (ASAM = 1) <sup>(3)</sup>   |                                                                                                                                                      | 0.5 Tad                | —       |       | —                                                         |  |  |  |  |  |
| AD63               | TDPU             | Time to Stabilize Analog Stage from ADC Off to ADC On <sup>(3)</sup> |                                                                                                                                                      |                        | 2       | μs    | —                                                         |  |  |  |  |  |

Note 1: These parameters are characterized, but not tested in manufacturing.

**2:** Because the sample caps will eventually lose charge, clock rates below 10 kHz can affect linearity performance, especially at elevated temperatures.

3: Characterized by design but not tested.

## PIC32MX1XX/2XX



## FIGURE 29-18: ANALOG-TO-DIGITAL CONVERSION (10-BIT MODE) TIMING CHARACTERISTICS (ASAM = 0, SSRC<2:0> = 000)



FIGURE 29-19: ANALOG-TO-DIGITAL CONVERSION (10-BIT MODE) TIMING CHARACTERISTICS (CHPS<1:0> = 01, ASAM = 1, SSRC<2:0> = 111, SAMC<4:0> = 00001)





### TABLE 29-35: PARALLEL SLAVE PORT REQUIREMENTS

| AC CHARACTERISTICS |              |                                                                                  | Standard Operating Conditions: 2.3V to 3.6V         (unless otherwise stated)         Operating temperature       -40°C ≤TA ≤+85°C for Industrial         -40°C ≤TA ≤+105°C for V-temp |                               |    |    |   |  |  |
|--------------------|--------------|----------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|----|----|---|--|--|
| Para<br>m.No.      | Symbol       | Characteristics <sup>(1)</sup>                                                   | Min.                                                                                                                                                                                   | Min. Typ. Max. Units Conditio |    |    |   |  |  |
| PS1                |              | Data In Valid before $\overline{WR}$ or $\overline{CS}$<br>Inactive (setup time) | 20                                                                                                                                                                                     | _                             |    | ns | _ |  |  |
| PS2                |              | WR or CS Inactive to Data-In Invalid (hold time)                                 | 40                                                                                                                                                                                     | _                             | —  | ns | _ |  |  |
| PS3                | TrdL2dt<br>V | RD and CS Active to Data-Out Valid                                               | —                                                                                                                                                                                      | _                             | 60 | ns | _ |  |  |
| PS4                | TrdH2dtl     | RD Active or CS Inactive to Data-Out Invalid                                     | 0                                                                                                                                                                                      | _                             | 10 | ns | _ |  |  |
| PS5                | Tcs          | CS Active Time                                                                   | Трв + 40                                                                                                                                                                               | _                             |    | ns | _ |  |  |
| PS6                | Twr          | WR Active Time                                                                   | Трв + 25                                                                                                                                                                               | _                             | _  | ns | — |  |  |
| PS7                | Trd          | RD Active Time                                                                   | Трв + 25                                                                                                                                                                               | _                             | _  | ns | _ |  |  |

**Note 1:** These parameters are characterized, but not tested in manufacturing.

### FIGURE 29-21: PARALLEL MASTER PORT READ TIMING DIAGRAM



|               |         |                                                                      | Standard Operating Conditions: 2.3V to 3.6V(unless otherwise stated)Operating temperature $-40^{\circ}C \leq TA \leq +85^{\circ}C$ for Industrial $-40^{\circ}C \leq TA \leq +105^{\circ}C$ for V-temp |       |   |    |   |  |
|---------------|---------|----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---|----|---|--|
| Param.<br>No. | Symbol  | Characteristics <sup>(1)</sup>                                       | Min. Typ. Max. Units Condi                                                                                                                                                                             |       |   |    |   |  |
| PM1           | TLAT    | PMALL/PMALH Pulse Width                                              | _                                                                                                                                                                                                      | 1 Трв | _ | —  | _ |  |
| PM2           | TADSU   | Address Out Valid to<br>PMALL/PMALH Invalid (address<br>setup time)  | _                                                                                                                                                                                                      | 2 Трв | _ | _  | _ |  |
| PM3           | Tadhold | PMALL/PMALH Invalid to<br>Address Out Invalid (address<br>hold time) | —                                                                                                                                                                                                      | 1 Трв | — | _  | _ |  |
| PM4           | Tahold  | PMRD Inactive to Address Out<br>Invalid<br>(address hold time)       | 5                                                                                                                                                                                                      | —     | — | ns | _ |  |
| PM5           | Trd     | PMRD Pulse Width                                                     | —                                                                                                                                                                                                      | 1 Трв | _ | —  |   |  |
| PM6           | TDSU    | PMRD or PMENB Active to Data<br>In Valid (data setup time)           | 15                                                                                                                                                                                                     | _     | — | ns | _ |  |
| PM7           | TDHOLD  | PMRD or PMENB Inactive to<br>Data In Invalid (data hold time)        | —                                                                                                                                                                                                      | 80    | — | ns | _ |  |

#### TABLE 29-36: PARALLEL MASTER PORT READ TIMING REQUIREMENTS

Note 1: These parameters are characterized, but not tested in manufacturing.

## FIGURE 29-22: PARALLEL MASTER PORT WRITE TIMING DIAGRAM



© 2011-2012 Microchip Technology Inc.

## TABLE 29-37: PARALLEL MASTER PORT WRITE TIMING REQUIREMENTS

|               |         |                                                                           | (unless | -                              | e stated)<br>ature -4 | 0°C ≤Ta ≤ | <b>3V to 3.6V</b><br>∺85°C for Industrial<br>∺105°C for V-temp |
|---------------|---------|---------------------------------------------------------------------------|---------|--------------------------------|-----------------------|-----------|----------------------------------------------------------------|
| Param.<br>No. | Symbol  | Characteristics <sup>(1)</sup>                                            | Min.    | in. Typ. Max. Units Conditions |                       |           | Conditions                                                     |
| PM11          | Twr     | PMWR Pulse Width                                                          | —       | 1 Трв                          | _                     | _         | —                                                              |
| PM12          | TDVSU   | Data Out Valid before PMWR or<br>PMENB goes Inactive (data setup<br>time) | —       | 2 Трв                          | _                     | _         | _                                                              |
| PM13          | TDVHOLD | PMWR or PMEMB Invalid to Data<br>Out Invalid (data hold time)             | —       | 1 Трв                          | _                     |           | —                                                              |

**Note 1:** These parameters are characterized, but not tested in manufacturing.

## TABLE 29-38: OTG ELECTRICAL SPECIFICATIONS

| AC CHARACTERISTICS |         |                                   | Standard Operating Conditions: 2.3V to 3.6V(unless otherwise stated)Operating temperature-40°C ≤TA ≤+85°C for Industrial-40°C ≤TA ≤+105°C for V-temp |      |      |       |                                                                                   |
|--------------------|---------|-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-------|-----------------------------------------------------------------------------------|
| Param.<br>No.      | Symbol  | Characteristics <sup>(1)</sup>    | Min.                                                                                                                                                 | Тур. | Max. | Units | Conditions                                                                        |
| USB313             | VUSB3V3 | USB Voltage                       | 3.0                                                                                                                                                  | _    | 3.6  | V     | Voltage on VUSB3V3<br>must be in this range<br>for proper USB<br>operation        |
| USB315             | VILUSB  | Input Low Voltage for USB Buffer  | —                                                                                                                                                    | _    | 0.8  | V     | —                                                                                 |
| USB316             | VIHUSB  | Input High Voltage for USB Buffer | 2.0                                                                                                                                                  | _    | _    | V     | —                                                                                 |
| USB318             | VDIFS   | Differential Input Sensitivity    |                                                                                                                                                      |      | 0.2  | V     | The difference<br>between D+ and D-<br>must exceed this value<br>while VCM is met |
| USB319             | VCM     | Differential Common Mode Range    | 0.8                                                                                                                                                  |      | 2.5  | V     | —                                                                                 |
| USB320             | Zout    | Driver Output Impedance           | 28.0                                                                                                                                                 | _    | 44.0 | Ω     | —                                                                                 |
| USB321             | Vol     | Voltage Output Low                | 0.0                                                                                                                                                  | —    | 0.3  | V     | 14.25 kΩload<br>connected to 3.6V                                                 |
| USB322             | Vон     | Voltage Output High               | 2.8                                                                                                                                                  | _    | 3.6  | V     | 14.25 kΩ load connected to ground                                                 |

| Note 1: | These parameters are characterized, but not tested in manufacturing. |
|---------|----------------------------------------------------------------------|
|---------|----------------------------------------------------------------------|

|              |           |                                                    | Standard Operating Conditions:2.3V to 3.6V(unless otherwise stated)Operating temperature $-40^{\circ}C \leq TA \leq +85^{\circ}C$ for Industrial $-40^{\circ}C \leq TA \leq +105^{\circ}C$ for V-temp |            |   |       |                                   |  |
|--------------|-----------|----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|---|-------|-----------------------------------|--|
| Param<br>No. | Symbol    | Characteristic                                     | Min.                                                                                                                                                                                                  | Conditions |   |       |                                   |  |
| CTMU Cur     | RENT SOUR | CE                                                 |                                                                                                                                                                                                       |            |   |       |                                   |  |
| CTMUI1       | IOUT1     | Base Range <sup>(1)</sup>                          |                                                                                                                                                                                                       | 0.55       |   | μA    | CTMUICON<9:8> = 01                |  |
| CTMUI2       | IOUT2     | 10x Range <sup>(1)</sup>                           | _                                                                                                                                                                                                     | 5.5        | _ | μA    | CTMUICON<9:8> = 10                |  |
| CTMUI3       | IOUT3     | 100x Range <sup>(1)</sup>                          | _                                                                                                                                                                                                     | 55         | _ | μA    | CTMUICON<9:8> = 11                |  |
| CTMUI4       | IOUT4     | 1000x Range <sup>(1)</sup>                         | _                                                                                                                                                                                                     | 550        |   | μA    | CTMUICON<9:8> = 00                |  |
| CTMUFV1      | VF        | Temperature Diode Forward Voltage <sup>(1,2)</sup> | —                                                                                                                                                                                                     | 0.598      | _ | V     | TA = +25°C,<br>CTMUICON<9:8> = 01 |  |
|              |           |                                                    | —                                                                                                                                                                                                     | 0.658      | _ | V     | TA = +25°C,<br>CTMUICON<9:8> = 10 |  |
|              |           |                                                    | —                                                                                                                                                                                                     | 0.721      | _ | V     | TA = +25°C,<br>CTMUICON<9:8> = 11 |  |
| CTMUFV2      | VFVR      | Temperature Diode Rate of                          | —                                                                                                                                                                                                     | -1.92      | _ | mV/ºC | CTMUICON<9:8> = 01                |  |
|              |           | Change <sup>(1,2)</sup>                            | _                                                                                                                                                                                                     | -1.74      | _ | mV/ºC | CTMUICON<9:8> = 10                |  |
|              |           |                                                    | _                                                                                                                                                                                                     | -1.56      | _ | mV/ºC | CTMUICON<9:8> = 11                |  |

**Note 1:** Nominal value at center point of current trim range (CTMUICON<15:10> = 000000).

**2:** Parameters are characterized but not tested in manufacturing. Measurements taken with the following conditions:

- VREF+ = AVDD = 3.3V
- ADC module configured for conversion speed of 500 ksps
- All PMD bits are cleared (PMDx = 0)
- Executing a while (1) statement
- Device operating from the FRC with no PLL

#### FIGURE 29-23: EJTAG TIMING CHARACTERISTICS



## TABLE 29-40: EJTAG TIMING REQUIREMENTS

| AC CHARACTERISTICS |            |                                                  | Standard Operating Conditions: 2.3V to 3.6V(unless otherwise stated)Operating temperature-40°C ≤TA ≤+85°C for Industrial-40°C ≤TA ≤+105°C for V-temp |      |       |            |  |
|--------------------|------------|--------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|------------|--|
| Param.<br>No.      | Symbol     | Description <sup>(1)</sup>                       | Min.                                                                                                                                                 | Max. | Units | Conditions |  |
| EJ1                | Ттсксус    | TCK Cycle Time                                   | 25                                                                                                                                                   | —    | ns    |            |  |
| EJ2                | Ттскнідн   | TCK High Time                                    | 10                                                                                                                                                   |      | ns    | _          |  |
| EJ3                | TTCKLOW    | TCK Low Time                                     | 10                                                                                                                                                   | _    | ns    |            |  |
| EJ4                | TTSETUP    | TAP Signals Setup Time Before<br>Rising TCK      | 5                                                                                                                                                    | _    | ns    | _          |  |
| EJ5                | TTHOLD     | TAP Signals Hold Time After<br>Rising TCK        | 3                                                                                                                                                    | —    | ns    | _          |  |
| EJ6                | Ττροουτ    | TDO Output Delay Time from<br>Falling TCK        | —                                                                                                                                                    | 5    | ns    | —          |  |
| EJ7                | TTDOZSTATE | TDO 3-State Delay Time from<br>Falling TCK       | -                                                                                                                                                    | 5    | ns    | _          |  |
| EJ8                | TTRSTLOW   | TRST Low Time                                    | 25                                                                                                                                                   |      | ns    | —          |  |
| EJ9                | Trf        | TAP Signals Rise/Fall Time, All Input and Output | —                                                                                                                                                    | —    | ns    | _          |  |

**Note 1:** These parameters are characterized, but not tested in manufacturing.

## 30.0 DC AND AC DEVICE CHARACTERISTICS GRAPHS

Note: The graphs provided following this note are a statistical summary based on a limited number of samples and are provided for design guidance purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore, outside the warranted range.

0.010 0.005

0.000

0.00

0.50

1.00

1.50

2.00

2.50

3.00

3.50

4.00

FIGURE 30-1: I/O OUTPUT VOLTAGE HIGH (VOH) VOH (V) -0.050 -0.045 3.6V -0.040 3.3V -0.035 3V -0.030 IOH(A) -0.025 -0.020 Absolute Maximum -0.015 -0.010 -0.005 0.000 2.50 3.50 0.00 0.50 1.00 1.50 2.00 3.00 4.00

#### I/O OUTPUT VOLTAGE LOW (Vol) **FIGURE 30-2:** VOL (V) 0.050 3.6V 0.045 0.040 3.3V 0.035 3V 0.030 IOH(A) 0.025 0.020 Absolute Maximum 0.015









PIC32MX1XX/2XX



TYPICAL FRC FREQUENCY @ VDD = 3.3V





FIGURE 30-6:

# PIC32MX1XX/2XX

NOTES:

## **31.0 PACKAGING INFORMATION**

## 31.1 Package Marking Information

28-Lead SOIC



#### 28-Lead SPDIP



## Example



#### Example



#### 28-Lead SSOP



#### 28-Lead QFN



Example



#### Example



| Legend | <b>I:</b> XXX | Customer-specific information                                                                                                                                     |
|--------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        | Y             | Year code (last digit of calendar year)                                                                                                                           |
|        | ΥY            | Year code (last 2 digits of calendar year)                                                                                                                        |
|        | WW            | Week code (week of January 1 is week '01')                                                                                                                        |
|        | NNN           | Alphanumeric traceability code                                                                                                                                    |
|        | <b>e</b> 3    | Pb-free JEDEC designator for Matte Tin (Sn)                                                                                                                       |
|        | *             | This package is Pb-free. The Pb-free JEDEC designator ((e3))                                                                                                      |
|        |               | can be found on the outer packaging for this package.                                                                                                             |
| Note:  |               | Aicrochip part number cannot be marked on one line, it is carried over to the next limiting the number of available characters for customer-specific information. |

### 31.1 Package Marking Information (Continued)



44-Lead VTLA (TLA)



44-Lead QFN



44-Lead TQFP



Example



#### Example



Example



Example



| Legend | I: XXX<br>Y<br>YY<br>WW<br>NNN<br>e3<br>* | Customer-specific information<br>Year code (last digit of calendar year)<br>Year code (last 2 digits of calendar year)<br>Week code (week of January 1 is week '01')<br>Alphanumeric traceability code<br>Pb-free JEDEC designator for Matte Tin (Sn)<br>This package is Pb-free. The Pb-free JEDEC designator (@3)<br>can be found on the outer packaging for this package. |
|--------|-------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Note:  |                                           | Aicrochip part number cannot be marked on one line, it is carried over to the next imiting the number of available characters for customer-specific information.                                                                                                                                                                                                             |

#### 31.2 Package Details

This section provides the technical details of the packages.

#### 28-Lead Plastic Shrink Small Outline (SS) – 5.30 mm Body [SSOP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                          | Units            |      | MILLIMETERS |       |  |
|--------------------------|------------------|------|-------------|-------|--|
|                          | Dimension Limits | MIN  | NOM         | MAX   |  |
| Number of Pins           | N                |      | 28          |       |  |
| Pitch                    | е                |      | 0.65 BSC    |       |  |
| Overall Height           | А                | _    | -           | 2.00  |  |
| Molded Package Thickness | A2               | 1.65 | 1.75        | 1.85  |  |
| Standoff                 | A1               | 0.05 | -           | _     |  |
| Overall Width            | E                | 7.40 | 7.80        | 8.20  |  |
| Molded Package Width     | E1               | 5.00 | 5.30        | 5.60  |  |
| Overall Length           | D                | 9.90 | 10.20       | 10.50 |  |
| Foot Length              | L                | 0.55 | 0.75        | 0.95  |  |
| Footprint                | L1               |      | 1.25 REF    |       |  |
| Lead Thickness           | С                | 0.09 | -           | 0.25  |  |
| Foot Angle               | ф                | 0°   | 4°          | 8°    |  |
| Lead Width               | b                | 0.22 | -           | 0.38  |  |

#### Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.20 mm per side.
   Dimensioning and tolerancing per ASME Y14.5M.
  - BSC: Basic Dimension. Theoretically exact value shown without tolerances.
    - REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-073B

28-Lead Plastic Shrink Small Outline (SS) - 5.30 mm Body [SSOP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



RECOMMENDED LAND PATTERN

|                          | Ν                | /ILLIMETER | S    |      |
|--------------------------|------------------|------------|------|------|
| Dimension                | Dimension Limits |            | NOM  | MAX  |
| Contact Pitch            | E                | 0.65 BSC   |      |      |
| Contact Pad Spacing      | С                |            | 7.20 |      |
| Contact Pad Width (X28)  | X1               |            |      | 0.45 |
| Contact Pad Length (X28) | Y1               |            |      | 1.75 |
| Distance Between Pads    | G                | 0.20       |      |      |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2073A

## 28-Lead Skinny Plastic Dual In-Line (SP) – 300 mil Body [SPDIP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                            | Units                   |       | INCHES   |       |
|----------------------------|-------------------------|-------|----------|-------|
|                            | <b>Dimension Limits</b> | MIN   | NOM      | MAX   |
| Number of Pins             | N                       |       | 28       |       |
| Pitch                      | e                       |       | .100 BSC |       |
| Top to Seating Plane       | А                       | _     | -        | .200  |
| Molded Package Thickness   | A2                      | .120  | .135     | .150  |
| Base to Seating Plane      | A1                      | .015  | -        | -     |
| Shoulder to Shoulder Width | E                       | .290  | .310     | .335  |
| Molded Package Width       | E1                      | .240  | .285     | .295  |
| Overall Length             | D                       | 1.345 | 1.365    | 1.400 |
| Tip to Seating Plane       | L                       | .110  | .130     | .150  |
| Lead Thickness             | С                       | .008  | .010     | .015  |
| Upper Lead Width           | b1                      | .040  | .050     | .070  |
| Lower Lead Width           | b                       | .014  | .018     | .022  |
| Overall Row Spacing §      | eB                      | -     | -        | .430  |

#### Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. § Significant Characteristic.

3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" per side.

4. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing C04-070B

### 28-Lead Plastic Small Outline (SO) - Wide, 7.50 mm Body [SOIC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



Microchip Technology Drawing C04-052C Sheet 1 of 2

#### 28-Lead Plastic Small Outline (SO) - Wide, 7.50 mm Body [SOIC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging





|                          | Units  | N         | <b>IILLIMETER</b> | S    |
|--------------------------|--------|-----------|-------------------|------|
| Dimension                | Limits | MIN       | NOM               | MAX  |
| Number of Pins           | N      |           | 28                |      |
| Pitch                    | е      |           | 1.27 BSC          |      |
| Overall Height           | A      | -         | -                 | 2.65 |
| Molded Package Thickness | A2     | 2.05      | -                 | -    |
| Standoff §               | A1     | 0.10      | -                 | 0.30 |
| Overall Width            |        | 10.30 BSC |                   |      |
| Molded Package Width     | E1     | 7.50 BSC  |                   |      |
| Overall Length           | D      | 17.90 BSC |                   |      |
| Chamfer (Optional)       | h      | 0.25      | -                 | 0.75 |
| Foot Length              | L      | 0.40      | -                 | 1.27 |
| Footprint                | L1     | 1.40 REF  |                   |      |
| Lead Angle               | Θ      | 0°        | -                 | -    |
| Foot Angle               | φ      | 0°        | -                 | 8°   |
| Lead Thickness           | С      | 0.18      | -                 | 0.33 |
| Lead Width               | b      | 0.31      | -                 | 0.51 |
| Mold Draft Angle Top     | α      | 5°        | -                 | 15°  |
| Mold Draft Angle Bottom  | β      | 5°        | -                 | 15°  |

Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. § Significant Characteristic

- 3. Dimension D does not include mold flash, protrusions or gate burrs, which shall not exceed 0.15 mm per end. Dimension E1 does not include interlead flash or protrusion, which shall not exceed 0.25 mm per side.
- Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only.
- 5. Datums A & B to be determined at Datum H.

Microchip Technology Drawing C04-052C Sheet 2 of 2

28-Lead Plastic Small Outline (SO) - Wide, 7.50 mm Body [SOIC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



### RECOMMENDED LAND PATTERN

|                          | Units            |          |     | s    |
|--------------------------|------------------|----------|-----|------|
| Dimensior                | Dimension Limits |          | NOM | MAX  |
| Contact Pitch            | E                | 1.27 BSC |     |      |
| Contact Pad Spacing      | С                | 9.40     |     |      |
| Contact Pad Width (X28)  | X                | 0.0      |     | 0.60 |
| Contact Pad Length (X28) | Y                | 2.00     |     | 2.00 |
| Distance Between Pads    | Gx               | 0.67     |     |      |
| Distance Between Pads    | G                | 7.40     |     |      |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2052A

# 28-Lead Plastic Quad Flat, No Lead Package (ML) – 6x6 mm Body [QFN] with 0.55 mm Contact Length

## **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                        | Units            |          | MILLIMETERS |      |  |
|------------------------|------------------|----------|-------------|------|--|
|                        | Dimension Limits | MIN      | NOM         | MAX  |  |
| Number of Pins         | N                | 28       |             |      |  |
| Pitch                  | e                |          | 0.65 BSC    |      |  |
| Overall Height         | А                | 0.80     | 0.90        | 1.00 |  |
| Standoff               | A1               | 0.00     | 0.02        | 0.05 |  |
| Contact Thickness      | A3               | 0.20 REF |             |      |  |
| Overall Width          | E                | 6.00 BSC |             |      |  |
| Exposed Pad Width      | E2               | 3.65     | 3.70        | 4.20 |  |
| Overall Length         | D                |          | 6.00 BSC    |      |  |
| Exposed Pad Length     | D2               | 3.65     | 3.70        | 4.20 |  |
| Contact Width          | b                | 0.23     | 0.30        | 0.35 |  |
| Contact Length         | L                | 0.50     | 0.55        | 0.70 |  |
| Contact-to-Exposed Pad | К                | 0.20     | _           | -    |  |

#### Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Package is saw singulated.

3. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-105B

# 28-Lead Plastic Quad Flat, No Lead Package (ML) – 6x6 mm Body [QFN] with 0.55 mm Contact Length

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



| Units                      |    | MILLIMETERS |          |      |
|----------------------------|----|-------------|----------|------|
| Dimension Limits           |    | MIN         | NOM      | MAX  |
| Contact Pitch              | E  |             | 0.65 BSC |      |
| Optional Center Pad Width  | W2 |             |          | 4.25 |
| Optional Center Pad Length | T2 |             |          | 4.25 |
| Contact Pad Spacing        | C1 |             | 5.70     |      |
| Contact Pad Spacing        | C2 |             | 5.70     |      |
| Contact Pad Width (X28)    | X1 |             |          | 0.37 |
| Contact Pad Length (X28)   | Y1 |             |          | 1.00 |
| Distance Between Pads      | G  | 0.20        |          |      |

#### Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2105A

## 36-Lead Thermal Leadless Array Package (TL) – 5x5x0.9 mm Body with Exposed Pad [TLA]





Microchip Technology Drawing C04-187B Sheet 1 of 2

#### 36-Lead Thermal Leadless Array Package (TL) – 5x5x0.9 mm Body with Exposed Pad [TLA]

For the most current package drawings, please see the Microchip Packaging Specification located at Note: http://www.microchip.com/packaging





DETAIL A

|                         | MILLIMETERS |          |          |       |
|-------------------------|-------------|----------|----------|-------|
| Dimension               | Limits      | MIN      | NOM      | MAX   |
| Number of Pins          | N           |          | 36       |       |
| Number of Pins per Side | ND          |          | 10       |       |
| Number of Pins per Side | NE          |          | 8        |       |
| Pitch                   | е           | 0.50 BSC |          |       |
| Overall Height          | A           | 0.80     | 0.90     | 1.00  |
| Standoff                | A1          | 0.025    | -        | 0.075 |
| Overall Width           | E           |          | 5.00 BSC | -     |
| Exposed Pad Width       | E2          | 3.60     | 3.75     | 3.90  |
| Overall Length          | D           |          | 5.00 BSC |       |
| Exposed Pad Length      | D2          | 3.60     | 3.75     | 3.90  |
| Contact Width           | b           | 0.20     | 0.25     | 0.30  |
| Contact Length          | L           | 0.20     | 0.25     | 0.30  |
| Contact-to-Exposed Pad  | K           | 0.20     | -        | -     |

#### Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Package is saw singulated.

Dimensioning and tolerancing per ASME Y14.5M.
 BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-187B Sheet 2 of 2

#### 44-Lead Plastic Quad Flat, No Lead Package (ML) – 8x8 mm Body [QFN]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging







|                        | Units            |          | MILLIMETERS |      |  |
|------------------------|------------------|----------|-------------|------|--|
| Dimens                 | Dimension Limits |          | NOM         | MAX  |  |
| Number of Pins         | N                |          | 44          |      |  |
| Pitch                  | е                |          | 0.65 BSC    |      |  |
| Overall Height         | Α                | 0.80     | 0.90        | 1.00 |  |
| Standoff               | A1               | 0.00     | 0.02        | 0.05 |  |
| Contact Thickness      | A3               | 0.20 REF |             |      |  |
| Overall Width          | E                | 8.00 BSC |             |      |  |
| Exposed Pad Width      | E2               | 6.30     | 6.45        | 6.80 |  |
| Overall Length         | D                |          | 8.00 BSC    |      |  |
| Exposed Pad Length     | D2               | 6.30     | 6.45        | 6.80 |  |
| Contact Width          | b                | 0.25     | 0.30        | 0.38 |  |
| Contact Length         | L                | 0.30     | 0.40        | 0.50 |  |
| Contact-to-Exposed Pad | К                | 0.20     | -           | -    |  |

#### Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Package is saw singulated.

3. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-103B

### 44-Lead Plastic Quad Flat, No Lead Package (ML) – 8x8 mm Body [QFN]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



| Units                      |    |      | MILLIM   | ETERS |
|----------------------------|----|------|----------|-------|
| Dimension Limits           |    | MIN  | NOM      | MAX   |
| Contact Pitch              | E  |      | 0.65 BSC |       |
| Optional Center Pad Width  | W2 |      |          | 6.80  |
| Optional Center Pad Length | T2 |      |          | 6.80  |
| Contact Pad Spacing        | C1 |      | 8.00     |       |
| Contact Pad Spacing        | C2 |      | 8.00     |       |
| Contact Pad Width (X44)    | X1 |      |          | 0.35  |
| Contact Pad Length (X44)   | Y1 |      |          | 0.80  |
| Distance Between Pads      | G  | 0.25 |          |       |

#### Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2103A

## 44-Lead Plastic Thin Quad Flatpack (PT) – 10x10x1 mm Body, 2.00 mm [TQFP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                          | Units       |             | MILLIMETERS |      |
|--------------------------|-------------|-------------|-------------|------|
| Dimen                    | sion Limits | MIN NOM MAX |             | MAX  |
| Number of Leads          | N           | 44          |             |      |
| Lead Pitch               | е           | 0.80 BSC    |             |      |
| Overall Height           | A           | -           | -           | 1.20 |
| Molded Package Thickness | A2          | 0.95        | 1.00        | 1.05 |
| Standoff                 | A1          | 0.05        | -           | 0.15 |
| Foot Length              | L           | 0.45        | 0.60        | 0.75 |
| Footprint                | L1          | 1.00 REF    |             |      |
| Foot Angle               | ¢           | 0° 3.5° 7°  |             | 7°   |
| Overall Width            | E           | 12.00 BSC   |             |      |
| Overall Length           | D           | 12.00 BSC   |             |      |
| Molded Package Width     | E1          | 10.00 BSC   |             |      |
| Molded Package Length    | D1          | 10.00 BSC   |             |      |
| Lead Thickness           | С           | 0.09        | _           | 0.20 |
| Lead Width               | b           | 0.30        | 0.37        | 0.45 |
| Mold Draft Angle Top     | α           | 11° 12° 13° |             | 13°  |
| Mold Draft Angle Bottom  | β           | 11° 12° 13° |             | 13°  |

Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Chamfers at corners are optional; size may vary.

3. Dimensions D1 and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.25 mm per side.

- 4. Dimensioning and tolerancing per ASME Y14.5M.
  - BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-076B

44-Lead Plastic Thin Quad Flatpack (PT) 10X10X1 mm Body, 2.00 mm Footprint [TQFP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



#### RECOMMENDED LAND PATTERN

|                          | Units | MILLIMETERS |          |      |
|--------------------------|-------|-------------|----------|------|
| Dimension Limits         |       | MIN         | NOM      | MAX  |
| Contact Pitch            | E     |             | 0.80 BSC |      |
| Contact Pad Spacing      | C1    |             | 11.40    |      |
| Contact Pad Spacing      | C2    |             | 11.40    |      |
| Contact Pad Width (X44)  | X1    |             |          | 0.55 |
| Contact Pad Length (X44) | Y1    |             |          | 1.50 |
| Distance Between Pads    | G     | 0.25        |          |      |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2076B

## 44-Lead Thermal Leadless Array Package (TL) – 6x6x0.9 mm Body with Exposed Pad [TLA]



Microchip Technology Drawing C04-157B Sheet 1 of 2

## 44-Lead Thermal Leadless Array Package (TL) – 6x6x0.9 mm Body with Exposed Pad [TLA]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging





DETAIL A

|                         | Units  | N        | <b>IILLIMETER</b> | S     |
|-------------------------|--------|----------|-------------------|-------|
| Dimension               | Limits | MIN      | NOM               | MAX   |
| Number of Pins          | Ν      | 44       |                   |       |
| Number of Pins per Side | ND     | 12       |                   |       |
| Number of Pins per Side | NE     | 10       |                   |       |
| Pitch                   | е      |          | 0.50 BSC          |       |
| Overall Height          | Α      | 0.80     | 0.90              | 1.00  |
| Standoff                | A1     | 0.025    | -                 | 0.075 |
| Overall Width           | Ш      |          | 6.00 BSC          |       |
| Exposed Pad Width       | E2     | 4.40     | 4.55              | 4.70  |
| Overall Length          | D      | 6.00 BSC |                   |       |
| Exposed Pad Length      | D2     | 4.40     | 4.55              | 4.70  |
| Contact Width           | b      | 0.20     | 0.25              | 0.30  |
| Contact Length          | L      | 0.20     | 0.25              | 0.30  |
| Contact-to-Exposed Pad  | K      | 0.20     | -                 | -     |

#### Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Package is saw singulated.

3. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-157B Sheet 2 of 2

## APPENDIX A: REVISION HISTORY

### Revision A (May 2011)

This is the initial released version of this document.

### **Revision B (October 2011)**

The following two global changes are included in this revision:

- All packaging references to VLAP have been changed to VTLA throughout the document
- All references to VCORE have been removed
- All occurrences of the ASCL1, ASCL2, ASDA1, and ASDA2 pins have been removed
- V-temp temperature range (-40°C to +105°C) was added to all electrical specification tables

This revision includes the addition of the following devices:

- PIC32MX130F064B
- PIC32MX130F064C
- PIC32MX130F064D
- PIC32MX150F128B
- PIC32MX150F128CPIC32MX150F128D
- PIC32MX250F128CPIC32MX250F128D

PIC32MX230F064B

• PIC32MX230F064C

PIC32MX230F064D

PIC32MX250F128B

Text and formatting changes were incorporated throughout the document.

All other major changes are referenced by their respective section in Table A-1.

| Section Name                                                         | Update Description                                                                                                                                                        |
|----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| "32-bit Microcontrollers (up to 128<br>KB Flash and 32 KB SRAM) with | Split the existing Features table into two: PIC32MX1XX General Purpose Family Features (Table 1) and PIC32MX2XX USB Family Features (Table 2).                            |
| Audio and Graphics Interfaces,<br>USB, and Advanced Analog"          | Added the SPDIP package reference (see Table 1, Table 2, and " <b>Pin Diagrams</b> ").                                                                                    |
|                                                                      | Added the new devices to the applicable pin diagrams.                                                                                                                     |
|                                                                      | Changed PGED2 to PGED1 on pin 35 of the 36-pin VTLA diagram for PIC32MX220F032C, PIC32MX220F016C, PIC32MX230F064C, and PIC32MX250F128C devices.                           |
| 1.0 "Device Overview"                                                | Added the SPDIP package reference and updated the pin number for AN12 for 44-pin QFN devices in the Pinout I/O Descriptions (see Table 1-1).                              |
|                                                                      | Added the PGEC4/PGED4 pin pair and updated the C1INA-C1IND and C2INA-C2IND pin numbers for 28-pin SSOP/SPDIP/SOIC devices in the Pinout I/O Descriptions (see Table 1-1). |
| 2.0 "Guidelines for Getting Started with 32-bit Microcontrollers"    | Updated the Recommended Minimum Connection diagram (see Figure 2-1).                                                                                                      |

#### TABLE A-1: MAJOR SECTION UPDATES

## TABLE A-1: MAJOR SECTION UPDATES (CONTINUED)

| Section Name                                  | Update Description                                                                                                                                                                                                                   |
|-----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4.0 "Memory Organization"                     | Added Memory Maps for the new devices (see Figure 4-3 and Figure 4-4).                                                                                                                                                               |
|                                               | Removed the BMXCHEDMA bit from the Bus Matrix Register map (see Table 4-1).                                                                                                                                                          |
|                                               | Added the REFOTRIM register, added the DIVSWEN bit to the REFOCON registers, added Note 4 to the ULOCK and SOSCEN bits and added the PBDIVRDY bit in the OSCCON register in the in the System Control Register map (see Table 4-16). |
|                                               | Removed the ALTI2C1 and ALTI2C2 bits from the DEVCFG3 register and added Note 1 to the UPLLEN and UPLLIDIV<2:0> bits of the DEVCFG2 register in the Device Configuration Word Summary (see Table 4-17).                              |
|                                               | Updated Note 1 in the Device and Revision ID Summary (see Table 4-18).                                                                                                                                                               |
|                                               | Added Note 2 to the PORTA Register map (see Table 4-19).                                                                                                                                                                             |
|                                               | Added the ANSB6 and ANSB12 bits to the ANSELB register in the PORTB Register map (see Table 4-20).                                                                                                                                   |
|                                               | Added Notes 2 and 3 to the PORTC Register map (see Table 4-21).                                                                                                                                                                      |
|                                               | Updated all register names in the Peripheral Pin Select Register map (see Table 4-23).                                                                                                                                               |
|                                               | Added values in support of new devices (16 KB RAM and 32 KB RAM) in the Data RAM Size register (see Register 4-5).                                                                                                                   |
|                                               | Added values in support of new devices (64 KB Flash and 128 KB Flash) in the Data RAM Size register (see Register 4-5).                                                                                                              |
| 8.0 "Oscillator Configuration"                | Added Note 5 to the PIC32MX1XX/2XX Family Clock Diagram (see Figure 8-1).                                                                                                                                                            |
|                                               | Added the PBDIVRDY bit and Note 2 to the Oscillator Control register (see Register 8-1).                                                                                                                                             |
|                                               | Added the DIVSWEN bit and Note 3 to the Reference Oscillator Control register (see Register 8-3).                                                                                                                                    |
|                                               | Added the REFOTRIM register (see Register 8-4).                                                                                                                                                                                      |
| 21.0 "10-bit Analog-to-Digital                | Updated the ADC1 Module Block Diagram (see Figure 21-1).                                                                                                                                                                             |
| Converter (ADC)"                              | Updated the Notes in the ADC Input Select register (see Register 21-4).                                                                                                                                                              |
| 24.0 "Charge Time Measurement<br>Unit (CTMU)" | Updated the CTMU Block Diagram (see Figure 24-1).                                                                                                                                                                                    |
|                                               | Added Note 3 to the CTMU Control register (see Register 24-1)                                                                                                                                                                        |
| 26.0 "Special Features"                       | Added Note 1 and the PGEC4/PGED4 pin pair to the ICESEL<1:0> bits in DEVCFG0: Device Configuration Word 0 (see Register 26-1).                                                                                                       |
|                                               | Removed the ALTI2C1 and ALTI2C2 bits from the Device Configuration Word 3 register (see Register 26-4).                                                                                                                              |
|                                               | Removed 26.3.3 "Power-up Requirements".                                                                                                                                                                                              |
|                                               | Added Note 3 to the Connections for the On-Chip Regulator diagram (see Figure 26-2).                                                                                                                                                 |
|                                               | Updated the Block Diagram of Programming, Debugging and Trace Ports diagram (see Figure 26-3).                                                                                                                                       |

| Section Name                      | Update Description                                                                                                                                    |  |  |
|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 29.0 "Electrical Characteristics" | Updated the Absolute Maximum Ratings (removed Voltage on VCORE with respect to VSS).                                                                  |  |  |
|                                   | Added the SPDIP specification to the Thermal Packaging Characteristics (see Table 29-2).                                                              |  |  |
|                                   | Updated the Typical values for parameters DC20-DC24 in the Operating Current (IDD) specification (see Table 29-5).                                    |  |  |
|                                   | Updated the Typical values for parameters DC30a-DC34a in the Idle Current (IIDLE) specification (see Table 29-6).                                     |  |  |
|                                   | Updated the Typical values for parameters DC40i and DC40n and removed parameter DC40m in the Power-down Current (IPD) specification (see Table 29-7). |  |  |
|                                   | Removed parameter D320 (VCORE) from the Internal Voltage Regulator Specifications and updated the Comments (see Table 29-13).                         |  |  |
|                                   | Updated the Minimum, Typical, and Maximum values for parameter F20b in the Internal FRC Accuracy specification (see Table 29-17).                     |  |  |
|                                   | Removed parameter SY01 (TPWRT) and removed all Conditions from Resets Timing (see Table 29-20).                                                       |  |  |
|                                   | Updated all parameters in the CTMU Specifications (see Table 29-39).                                                                                  |  |  |
| 31.0 "Packaging Information"      | Added the 28-lead SPDIP package diagram information (see <b>31.1 "Package Marking Information</b> " and <b>31.2 "Package Details</b> ").              |  |  |
| "Product Identification System"   | Added the SPDIP (SP) package definition.                                                                                                              |  |  |

 TABLE A-1:
 MAJOR SECTION UPDATES (CONTINUED)

#### **Revision C (November 2011)**

All major changes are referenced by their respective section in Table A-2.

#### TABLE A-2: MAJOR SECTION UPDATES

| Section Name                                                                                                                        | Update Description                                                                                                                                                                   |
|-------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| "32-bit Microcontrollers (up to 128<br>KB Flash and 32 KB SRAM) with<br>Audio and Graphics Interfaces,<br>USB, and Advanced Analog" | Revised the source/sink on I/O pins (see "Input/Output" on page 1).<br>Added the SPDIP package to the PIC32MX220F032B device in the<br>PIC32MX2XX USB Family Features (see Table 2). |
| 4.0 "Memory Organization"                                                                                                           | Removed ANSB6 from the ANSELB register and added the ODCB6, ODCB10, and ODCB11 bits in the PORTB Register Map (see Table 4-20).                                                      |
| 29.0 "Electrical Characteristics"                                                                                                   | Updated the minimum value for parameter OS50 in the PLL Clock Timing Specifications (see Table 29-16).                                                                               |

## **Revision D (February 2012)**

All occurrences of VUSB were changed to: VUSB3V3. In addition, text and formatting changes were incorporated throughout the document.

All other major changes are referenced by their respective section in Table A-1.

#### TABLE A-3: MAJOR SECTION UPDATES

| Section Name                                                                                 | Update Description                                                                                                                                                                |
|----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| "32-bit Microcontrollers (up to 128                                                          | Corrected a part number error in all pin diagrams.                                                                                                                                |
| KB Flash and 32 KB SRAM) with<br>Audio and Graphics Interfaces,<br>USB, and Advanced Analog" | Updated the DMA Channels (Programmable/Dedicated) column in the PIC32MX1XX General Purpose Family Features (see Table 1).                                                         |
| 1.0 "Device Overview"                                                                        | Added the TQFP and VTLA packages to the 44-pin column heading and updated the pin numbers for the SCL1, SCL2, SDA1, and SDA2 pins in the Pinout I/O Descriptions (see Table 1-1). |
| 7.0 "Interrupt Controller"                                                                   | Updated the Note that follows the features.                                                                                                                                       |
|                                                                                              | Updated the Interrupt Controller Block Diagram (see Figure 7-1).                                                                                                                  |
| 29.0 "Electrical Characteristics"                                                            | Updated the Maximum values for parameters DC20-DC24, and the Minimum value for parameter DC21 in the Operating Current (IDD) DC Characteristics (see Table 29-5).                 |
|                                                                                              | Updated all Minimum and Maximum values for the Idle Current (IIDLE) DC Characteristics (see Table 29-6).                                                                          |
|                                                                                              | Updated the Maximum values for parameters DC40k, DC40l, DC40n, and DC40m in the Power-down Current (IPD) DC Characteristics (see Table 29-7).                                     |
|                                                                                              | Changed the minimum clock period for SCKx from 40 ns to 50 ns in Note 3 of the SPIx Master and Slave Mode Timing Requirements (see Table 29-26 through Table 29-29).              |
| 30.0 "DC and AC Device<br>Characteristics Graphs"                                            | Updated the Typical IIDLE Current @ VDD = 3.3V graph (see Figure 30-5).                                                                                                           |

## INDEX

| Α                                         |     |
|-------------------------------------------|-----|
| AC Characteristics                        | 254 |
| 10-Bit Conversion Rate Parameters         | 276 |
| ADC Specifications                        | 274 |
| Analog-to-Digital Conversion Requirements | 277 |
| EJTAG Timing Requirements                 | 284 |
| Internal FRC Accuracy                     | 256 |
| Internal RC Accuracy                      | 256 |
| OTG Electrical Specifications             | 282 |
| Parallel Master Port Read Requirements    | 281 |
| Parallel Master Port Write                | 282 |
| Parallel Master Port Write Requirements   | 282 |
| Parallel Slave Port Requirements          | 280 |
| PLL Clock Timing                          | 256 |
| Analog-to-Digital Converter (ADC)         | 203 |
| Assembler                                 |     |
| MPASM Assembler                           | 242 |

#### В

| Block Diagrams                                  |
|-------------------------------------------------|
| ADC Module                                      |
| Comparator I/O Operating Modes211               |
| Comparator Voltage Reference                    |
| Connections for On-Chip Voltage Regulator       |
| Core and Peripheral Modules 19                  |
| CPU                                             |
| CTMU Configurations                             |
| Time Measurement                                |
| DMA                                             |
| I2C Circuit                                     |
| Input Capture                                   |
| Interrupt Controller                            |
| JTAG Programming, Debugging and Trace Ports 237 |
| Output Compare Module                           |
|                                                 |
| Reset System                                    |
| SPI Module                                      |
| Timer1                                          |
| Timer2/3/4/5 (16-Bit)                           |
| Typical Multiplexed Port Structure              |
| UART                                            |
| WDT and Power-up Timer                          |
| Brown-out Reset (BOR)                           |
| and On-Chip Voltage Regulator                   |

## С

| C Compilers<br>MPLAB C18                |
|-----------------------------------------|
| Charge Time Measurement Unit. See CTMU. |
| Clock Diagram                           |
| Comparator                              |
| Specifications                          |
| Comparator Module                       |
| Comparator Voltage Reference (CVref     |
| Configuration Bit                       |
| Configuring Analog Port Pins144         |
| CPU                                     |
| Architecture Overview                   |
| Coprocessor 0 Registers                 |
| Core Exception Types                    |
| EJTAG Debug Support                     |
| Power Management                        |

| CPU Module                           |     |
|--------------------------------------|-----|
| СТМИ                                 |     |
| Registers                            | 218 |
| Customer Change Notification Service |     |
| Customer Notification Service        | 315 |
| Customer Support                     | 315 |
|                                      |     |

## D

| DC and AC Characteristics                |     |
|------------------------------------------|-----|
| Graphs and Tables 2                      | 285 |
| DC Characteristics 2                     | 246 |
| I/O Pin Input Specifications 2           | 250 |
| I/O Pin Output Specifications 2          | 251 |
| Idle Current (IIDLE) 2                   | 248 |
| Power-Down Current (IPD) 2               | 249 |
| Program Memory 2                         | 252 |
| Temperature and Voltage Specifications 2 | 247 |
| Development Support 2                    | 241 |
| Direct Memory Access (DMA) Controller 1  | 05  |

#### Е

| —                                   |     |
|-------------------------------------|-----|
| Electrical Characteristics          |     |
| AC                                  | 254 |
| Errata                              | 16  |
| External Clock                      |     |
| Timer1 Timing Requirements          |     |
| Timer2, 3, 4, 5 Timing Requirements |     |
| Timing Requirements                 | 255 |
| F                                   |     |
| -                                   |     |

| Flash Program Memory | . 79 |
|----------------------|------|
| RTSP Operation       | . 79 |

#### I

| I/O Ports                                 | 143 |
|-------------------------------------------|-----|
| Parallel I/O (PIO)                        | 144 |
| Write/Read Timing                         | 144 |
| Input Change Notification                 | 144 |
| Instruction Set                           | 239 |
| Inter-Integrated Circuit (I2C             | 173 |
| Internal Voltage Reference Specifications | 253 |
| Internet Address                          | 315 |
| Interrupt Controller                      | 87  |
| IRG, Vector and Bit Location              | 88  |
|                                           |     |

#### Μ

| Memory Maps                                          |    |
|------------------------------------------------------|----|
| PIC32MX11X/21X Devices                               | 38 |
| PIC32MX12X/22X Devices                               | 39 |
| PIC32MX130/230 Devices                               | 40 |
| PIC32MX150/250 Devices                               | 41 |
| Memory Organization                                  | 37 |
| Layout                                               | 37 |
| Microchip Internet Web Site                          | 15 |
| MPLAB ASM30 Assembler, Linker, Librarian             | 42 |
| MPLAB Integrated Development Environment Software 24 | 41 |
| MPLAB PM3 Device Programmer                          | 44 |
| MPLAB REAL ICE In-Circuit Emulator System 24         | 43 |
| MPLINK Object Linker/MPLIB Object Librarian 24       | 42 |
| 0                                                    |    |

#### 

#### Ρ

| Packaging                                    | 289   |
|----------------------------------------------|-------|
| Details                                      |       |
|                                              |       |
| Marking                                      |       |
| Parallel Master Port (PMP)                   | 185   |
| PIC32 Family USB Interface Diagram           |       |
|                                              |       |
| Pinout I/O Descriptions (table)              | 20    |
| Power-on Reset (POR)                         |       |
|                                              | 227   |
| and On-Chip Voltage Regulator                |       |
| Power-Saving Features                        | 221   |
| CPU Halted Methods                           | 221   |
|                                              |       |
| Operation                                    |       |
| with CPU Running                             | 221   |
| 5                                            |       |
| R                                            |       |
|                                              |       |
| Reader Response                              | 316   |
| Real-Time Clock and Calendar (RTCC)          |       |
|                                              |       |
| Register Maps                                | 12–70 |
| Registers                                    |       |
|                                              | 4 4 0 |
| [pin name]R (Peripheral Pin Select Input)    |       |
| AD1CHS (ADC Input Select)                    | 209   |
| AD1CON1 (A/D Control 1)                      |       |
|                                              |       |
| AD1CON1 (ADC Control 1)201                   |       |
| AD1CON2 (ADC Control 2)                      | 207   |
|                                              |       |
| AD1CON3 (ADC Control 3)                      |       |
| AD1CSSL (ADC Input Scan Select)              | 210   |
| ALRMDATE (Alarm Date Value)                  |       |
|                                              |       |
| ALRMDATECLR (ALRMDATE Clear)                 |       |
| ALRMDATESET (ALRMDATE Set)                   | 201   |
| ALRMTIME (Alarm Time Value)                  |       |
|                                              |       |
| ALRMTIMECLR (ALRMTIME Clear)                 |       |
| ALRMTIMEINV (ALRMTIME Invert)                | 201   |
|                                              |       |
| ALRMTIMESET (ALRMTIME Set)                   |       |
| BMXBOOTSZ (Boot Flash (IFM) Size             | 78    |
| BMXCON (Bus Matrix Configuration)            |       |
|                                              |       |
| BMXDKPBA (Data RAM Kernel Program            |       |
| Base Address)                                | 74    |
|                                              |       |
| BMXDRMSZ (Data RAM Size Register)            |       |
| BMXDUDBA (Data RAM User Data Base Address    | )75   |
| BMXDUPBA (Data RAM User Program              |       |
| · •                                          |       |
| Base Address)                                |       |
| BMXPFMSZ (Program Flash (PFM) Size)          | 78    |
| BMXPUPBA (Program Flash (PFM) User Program   |       |
|                                              |       |
| Base Address)                                |       |
| CM1CON (Comparator 1 Control)                | 212   |
| CMSTAT (Comparator Control Register)         |       |
|                                              |       |
| CNCONx (Change Notice Control for PORTx)     |       |
| CTMUCON (CTMU Control)                       | 218   |
| CVRCON (Comparator Voltage Reference Control |       |
|                                              |       |
| DCHxCON (DMA Channel x Control)              | 111   |
| DCHxCPTR (DMA Channel x Cell Pointer)        | 118   |
|                                              |       |
| DCHxCSIZ (DMA Channel x Cell-Size)           |       |
| DCHxDAT (DMA Channel x Pattern Data)         | 119   |
| DCHxDPTR (Channel x Destination Pointer)     |       |
|                                              |       |
| DCHxDSA (DMA Channel x Destination           |       |
| Start Address)                               | 115   |
| DCHxDSIZ (DMA Channel x Destination Size)    |       |
|                                              |       |
| DCHxECON (DMA Channel x Event Control)       | 112   |
| DCHxINT (DMA Channel x Interrupt Control)    | 113   |
| DCHxSPTR (DMA Channel x Source Pointer)      |       |
|                                              |       |
| DCHxSSA (DMA Channel x Source Start Address) | 115   |
| DCHxSSIZ (DMA Channel x Source Size)         |       |
|                                              |       |
| DCRCCON (DMA CRC Control)                    |       |
| DCRCDATA (DMA CRC Data)                      | 110   |
| DCRCXOR (DMA CRCXOR Enable)                  |       |
|                                              |       |

| DEVCFG0 (Device Configuration Word 0                   |    |
|--------------------------------------------------------|----|
| DEVCFG1 (Device Configuration Word 1 22                |    |
| DEVCFG2 (Device Configuration Word 2 23                |    |
| DEVCFG3 (Device Configuration Word 3                   |    |
| DEVID (Device and Revision ID)                         |    |
| DMAADDR (DMA Address)                                  |    |
| DMAADDR (DMR Address)                                  |    |
| DMACON (DMA Controller Control)                        |    |
| DMASTAT (DMA Status)                                   |    |
| 12CxCON (I2C Control)                                  |    |
| ICxCON (Input Capture x Control)                       |    |
| IFSx (Interrupt Flag Status)                           |    |
| INTCON (Interrupt Control)                             |    |
| INTSTAT (Interrupt Status)                             |    |
| IPCx (Interrupt Priority Control)                      |    |
| NVMADDR (Flash Address)                                |    |
| NVMCON (Programming Control)                           |    |
| NVMDATA (Flash Program Data)                           |    |
| NVMKEY (Programming Unlock)                            |    |
| NVMSRCADDR (Source Data Address)                       | 82 |
| OCxCON (Output Compare x Control)10                    | 64 |
| OSCCON (Oscillator Control)                            | 97 |
| PMADDR (Parallel Port Address) 19                      | 90 |
| PMAEN (Parallel Port Pin Enable)1                      |    |
| PMCON (Parallel Port Control)1                         |    |
| PMMODE (Parallel Port Mode)1                           |    |
| PMSTAT (Parallel Port Status (Slave Modes Only) 1      |    |
| REFOCON (Reference Oscillator Control) 10              |    |
| REFOTRIM (Reference Oscillator Trim)                   |    |
| RPnR (Peripheral Pin Select Output) 14                 |    |
| RSWRST (Software Reset)                                |    |
| RTCCON (RTC Control)                                   |    |
| RTCDATE (RTC Date Value)19<br>RTCTIME (RTC Time Value) |    |
| SPIxCON (SPI Control)                                  |    |
| SPIxCON2 (SPI Control 2)                               |    |
| SPIxSTAT (SPI Status)                                  |    |
| T1CON (Type A Timer Control)                           |    |
| TPTMR (Temporal Proximity Timer)                       |    |
| TxCON (Type B Timer Control)                           |    |
| U1ADDR (USB Address)13                                 |    |
| U1BDTP1 (USB BDT Page 1) 13                            | 39 |
| U1BDTP2 (USB BDT Page 2)14                             |    |
| U1BDTP3 (USB BDT Page 3) 14                            | 40 |
| U1CNFG1 (USB Configuration 1)14                        | 41 |
| U1CON (USB Control)1                                   |    |
| U1EIE (USB Error Interrupt Enable)1                    |    |
| U1EIR (USB Error Interrupt Status)1                    |    |
| U1EP0-U1EP15 (USB Endpoint Control) 14                 |    |
| U1FRMH (USB Frame Number High)                         |    |
| U1FRML (USB Frame Number Low)                          |    |
| U1IE (USB Interrupt Enable)1<br>U1IR (USB Interrupt)1  |    |
| U10TGCON (USB OTG Control)                             |    |
| U10TGIE (USB OTG Interrupt Enable)                     |    |
| U10TGIR (USB OTG Interrupt Status)                     |    |
| U10TGSTAT (USB OTG Status)                             |    |
| U1PWRC (USB Power Control)                             |    |
| U1SOF (USB SOF Threshold)                              |    |
| U1STAT (USB Status)1                                   |    |
| U1TOK (USB Token)1                                     |    |
| WDTCON (Watchdog Timer Control)                        |    |
| Resets                                                 |    |
| Revision History                                       | 07 |

| RTCALRM (RTC ALARM Control) 196                      |  |  |  |  |
|------------------------------------------------------|--|--|--|--|
| S                                                    |  |  |  |  |
| Serial Peripheral Interface (SPI) 165                |  |  |  |  |
| Software Simulator (MPLAB SIM)243                    |  |  |  |  |
| Special Features                                     |  |  |  |  |
| т                                                    |  |  |  |  |
| Timer1 Module                                        |  |  |  |  |
| Timer2/3, Timer4/5 Modules                           |  |  |  |  |
| Timing Diagrams                                      |  |  |  |  |
| 10-Bit Analog-to-Digital Conversion                  |  |  |  |  |
| (ASAM = 0, SSRC<2:0> = 000)278                       |  |  |  |  |
|                                                      |  |  |  |  |
| 10-Bit Analog-to-Digital Conversion (CHPS<1:0> = 01, |  |  |  |  |
| ASAM = 1, SSRC<2:0> = 111, SAMC<4:0> =               |  |  |  |  |
| 00001)                                               |  |  |  |  |
| EJTAG                                                |  |  |  |  |
| External Clock                                       |  |  |  |  |
| I/O Characteristics                                  |  |  |  |  |
| I2Cx Bus Data (Master Mode)268                       |  |  |  |  |
| I2Cx Bus Data (Slave Mode) 271                       |  |  |  |  |
| I2Cx Bus Start/Stop Bits (Master Mode) 268           |  |  |  |  |
| I2Cx Bus Start/Stop Bits (Slave Mode)271             |  |  |  |  |
| Input Capture (CAPx)261                              |  |  |  |  |
| OCx/PWM                                              |  |  |  |  |
| Output Compare (OCx)                                 |  |  |  |  |
| Parallel Master Port Read                            |  |  |  |  |
| Parallel Master Port Write                           |  |  |  |  |
| Parallel Slave Port                                  |  |  |  |  |
| SPIx Master Mode (CKE = 0)                           |  |  |  |  |
| SPIx Master Mode (CKE = 1)                           |  |  |  |  |
| SPIx Slave Mode (CKE = 0)                            |  |  |  |  |
| SPIx Slave Mode (CKE = 0)                            |  |  |  |  |
| Timer1, 2, 3, 4, 5 External Clock                    |  |  |  |  |
|                                                      |  |  |  |  |
| UART Reception                                       |  |  |  |  |
| UART Transmission (8-bit or 9-bit Data)              |  |  |  |  |
| Timing Requirements                                  |  |  |  |  |
| CLKO and I/O                                         |  |  |  |  |
| Timing Specifications                                |  |  |  |  |
| I2Cx Bus Data Requirements (Master Mode)             |  |  |  |  |
| I2Cx Bus Data Requirements (Slave Mode)              |  |  |  |  |
| Input Capture Requirements                           |  |  |  |  |
| Output Compare Requirements                          |  |  |  |  |
| Simple OCx/PWM Mode Requirements                     |  |  |  |  |
| SPIx Master Mode (CKE = 0) Requirements              |  |  |  |  |
| SPIx Master Mode (CKE = 1) Requirements              |  |  |  |  |
| SPIx Slave Mode (CKE = 1) Requirements               |  |  |  |  |
| SPIx Slave Mode Requirements (CKE = 0)               |  |  |  |  |
| U                                                    |  |  |  |  |
| -                                                    |  |  |  |  |
| UART                                                 |  |  |  |  |
| USB On-The-Go (OTG) 121                              |  |  |  |  |
| V                                                    |  |  |  |  |
| VCAP pin                                             |  |  |  |  |
| Voltage Regulator (On-Chip)                          |  |  |  |  |
|                                                      |  |  |  |  |
| W                                                    |  |  |  |  |
| Watchdog Timer (WDT)235                              |  |  |  |  |
| WWW Address                                          |  |  |  |  |

| Watchdog Timer (WDT) |    |
|----------------------|----|
| WWW Address          |    |
| WWW, On-Line Support | 16 |

## PIC32MX1XX/2XX

NOTES:

## THE MICROCHIP WEB SITE

Microchip provides online support via our WWW site at www.microchip.com. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information:

- Product Support Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software
- General Technical Support Frequently Asked Questions (FAQs), technical support requests, online discussion groups, Microchip consultant program member listing
- Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives

## CUSTOMER CHANGE NOTIFICATION SERVICE

Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest.

To register, access the Microchip web site at www.microchip.com. Under "Support", click on "Customer Change Notification" and follow the registration instructions.

## **CUSTOMER SUPPORT**

Users of Microchip products can receive assistance through several channels:

- Distributor or Representative
- Local Sales Office
- Field Application Engineer (FAE)
- Technical Support
- Development Systems Information Line

Customers should contact their distributor, representative or field application engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document.

Technical support is available through the web site at: http://microchip.com/support

### **READER RESPONSE**

It is our intention to provide you with the best documentation possible to ensure successful use of your Microchip product. If you wish to provide your comments on organization, clarity, subject matter, and ways in which our documentation can better serve you, please FAX your comments to the Technical Publications Manager at (480) 792-4150.

Please list the following information, and use this outline to provide us with your comments about this document.

| TO:<br>RE: | Technical Publications Manager<br>Reader Response                                        | Total Pages Sent            |  |  |
|------------|------------------------------------------------------------------------------------------|-----------------------------|--|--|
| From       | : Name                                                                                   |                             |  |  |
|            | Company                                                                                  |                             |  |  |
|            | Address                                                                                  |                             |  |  |
|            | City / State / ZIP / Country                                                             |                             |  |  |
|            | Telephone: ()                                                                            | FAX: ()                     |  |  |
| Appli      | cation (optional):                                                                       |                             |  |  |
| Woul       | d you like a reply?YN                                                                    |                             |  |  |
| Devi       | ce: PIC32MX1XX/2XX                                                                       | Literature Number: DS61168D |  |  |
| Ques       | stions:                                                                                  |                             |  |  |
| 1. V       | Vhat are the best features of this document?                                             |                             |  |  |
| _          |                                                                                          |                             |  |  |
| 2. ⊦       | 2. How does this document meet your hardware and software development needs?             |                             |  |  |
| -          |                                                                                          |                             |  |  |
| 3. E       | B. Do you find the organization of this document easy to follow? If not, why?            |                             |  |  |
| -          |                                                                                          |                             |  |  |
| 4. V       | . What additions to the document do you think would enhance the structure and subject?   |                             |  |  |
| _          |                                                                                          |                             |  |  |
| 5. V       | What deletions from the document could be made without affecting the overall usefulness? |                             |  |  |
| _          |                                                                                          |                             |  |  |
| 6. I       | Is there any incorrect or misleading information (what and where)?                       |                             |  |  |
| _          |                                                                                          |                             |  |  |
| 7. ⊦       | low would you improve this document?                                                     |                             |  |  |
| _          |                                                                                          |                             |  |  |
|            |                                                                                          |                             |  |  |

## **PRODUCT IDENTIFICATION SYSTEM**

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.

| Product Groups<br>Flash Memory Family<br>Program Memory Siz<br>Pin Count<br>Tape and Reel Flag (i<br>Temperature Range | e (KB)                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Example:<br>PIC32MX110F032DT-I/PT:<br>General purpose PIC32,<br>32-bit RISC MCU with M4K <sup>®</sup> core,<br>32 KB program memory, 44-pin,<br>Industrial temperature,<br>TQFP package. |
|------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                        | Flash Memory Family                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                          |
| Architecture                                                                                                           | MX = M4K <sup>®</sup> MCU core                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                          |
| Product Groups                                                                                                         | 1XX = General purpose microcontroller family<br>2XX = General purpose microcontroller family                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                          |
| Flash Memory Family                                                                                                    | F = Flash program memory                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                          |
| Program Memory Size                                                                                                    | 016 = 16K<br>032 = 32K                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                          |
| Pin Count                                                                                                              | B = 28-pin<br>C = 36-pin<br>D = 44-pin                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                          |
| Temperature Range                                                                                                      | I = $-40^{\circ}$ C to $+85^{\circ}$ C (Industrial)<br>V = $-40^{\circ}$ C to $+105^{\circ}$ C (V-temp)                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                          |
| Package                                                                                                                | ML = 28-Lead (6x6 mm) QFN (Plastic Quad Flatpack)<br>ML = 44-Lead (8x8 mm) QFN (Plastic Quad Flatpack)<br>PT = 44-Lead (10x10x1 mm) TQFP (Plastic Thin Quad Flatpack)<br>SO = 28-Lead (7.50 mm) SOIC (Plastic Small Outline)<br>SP = 28-Lead (300 mil) SPDIP (Skinny Plastic Dual In-line)<br>SS = 28-Lead (5.30 mm) SSOP (Plastic Shrink Small Outline)<br>TL = 36-Lead (5x5 mm) VTLA (Very Thin Leadless Array)<br>TL = 44-Lead (6x6 mm) VTLA (Very Thin Leadless Array) |                                                                                                                                                                                          |
| Pattern                                                                                                                | Three-digit QTP, SQTP, Code or Special Requirements (blank otherwise)<br>ES = Engineering Sample                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                          |

## PIC32MX1XX/2XX

NOTES:

#### Note the following details of the code protection feature on Microchip devices:

- · Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

## QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949=

#### Trademarks

The Microchip name and logo, the Microchip logo, dsPIC, KEELOQ, KEELOQ logo, MPLAB, PIC, PICmicro, PICSTART, PIC<sup>32</sup> logo, rfPIC and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MXDEV, MXLAB, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, Application Maestro, chipKIT, chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, Mindi, MiWi, MPASM, MPLAB Certified logo, MPLIB, MPLINK, mTouch, Omniscient Code Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit, PICtail, REAL ICE, rfLAB, Select Mode, Total Endurance, TSHARC, UniWinDriver, WiperLock and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

All other trademarks mentioned herein are property of their respective companies.

© 2011-2012, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.



#### ISBN: 978-1-62076-071-0

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC<sup>®</sup> MCUs and dsPIC<sup>®</sup> DSCs, KEELOQ<sup>®</sup> code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and mulfacture of development systems is ISO 9001:2000 certified.



## **Worldwide Sales and Service**

#### AMERICAS

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://www.microchip.com/ support

Web Address: www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

Boston Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

**Cleveland** Independence, OH Tel: 216-447-0464 Fax: 216-447-0643

**Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260

Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453

Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

Santa Clara Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445

Toronto Mississauga, Ontario, Canada Tel: 905-673-0699 Fax: 905-673-6509

#### ASIA/PACIFIC

Asia Pacific Office Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431 Australia - Sydney

Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

**China - Beijing** Tel: 86-10-8569-7000 Fax: 86-10-8528-2104

**China - Chengdu** Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

**China - Chongqing** Tel: 86-23-8980-9588 Fax: 86-23-8980-9500

**China - Hangzhou** Tel: 86-571-2819-3187

Fax: 86-571-2819-3189 China - Hong Kong SAR Tel: 852-2401-1200

Fax: 852-2401-3431

**China - Nanjing** Tel: 86-25-8473-2460 Fax: 86-25-8473-2470

**China - Qingdao** Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

**China - Shanghai** Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

China - Shenyang Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

**China - Shenzhen** Tel: 86-755-8203-2660 Fax: 86-755-8203-1760

**China - Wuhan** Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

**China - Xian** Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

**China - Xiamen** Tel: 86-592-2388138 Fax: 86-592-2388130

**China - Zhuhai** Tel: 86-756-3210040 Fax: 86-756-3210049

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4123

**India - New Delhi** Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune Tel: 91-20-2566-1512 Fax: 91-20-2566-1513

**Japan - Osaka** Tel: 81-66-152-7160 Fax: 81-66-152-9310

**Japan - Yokohama** Tel: 81-45-471- 6166 Fax: 81-45-471-6122

**Korea - Daegu** Tel: 82-53-744-4301 Fax: 82-53-744-4302

Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

Malaysia - Kuala Lumpur Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

**Malaysia - Penang** Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069

Singapore Tel: 65-6334-8870 Fax: 65-6334-8850

**Taiwan - Hsin Chu** Tel: 886-3-5778-366 Fax: 886-3-5770-955

**Taiwan - Kaohsiung** Tel: 886-7-536-4818 Fax: 886-7-330-9305

Taiwan - Taipei Tel: 886-2-2500-6610 Fax: 886-2-2508-0102

**Thailand - Bangkok** Tel: 66-2-694-1351 Fax: 66-2-694-1350

### EUROPE

Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 Denmark - Copenhagen Tel: 45-4450-2828 Fax: 45-4485-2829

France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

**Italy - Milan** Tel: 39-0331-742611 Fax: 39-0331-466781

Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**UK - Wokingham** Tel: 44-118-921-5869 Fax: 44-118-921-5820

11/29/11