

HALOGEN **FREE** 

## Power MOSFET

| PRODUCT SUMMARY                 |                        |                            |  |  |  |  |
|---------------------------------|------------------------|----------------------------|--|--|--|--|
| V <sub>DS</sub> (V)             | 600                    | 600                        |  |  |  |  |
| $R_{DS(on)}\left(\Omega\right)$ | V <sub>GS</sub> = 10 V | V <sub>GS</sub> = 10 V 1.2 |  |  |  |  |
| Q <sub>g</sub> (Max.) (nC)      | 42                     | 42                         |  |  |  |  |
| Q <sub>gs</sub> (nC)            | 10                     | 10                         |  |  |  |  |
| Q <sub>gd</sub> (nC)            | 20                     |                            |  |  |  |  |
| Configuration                   | Single                 |                            |  |  |  |  |



#### **FEATURES**

- Halogen-free According to IEC 61249-2-21 **Definition**
- ullet Low Gate Charge  $Q_g$  results in Simple Drive Requirement
- Improved Gate, Avalanche and Dynamic dV/dt Ruggedness
- Fully Characterized Capacitance and Avalanche Voltage and Current
- Effective Coss Specified
- Compliant to RoHS Directive 2002/95/EC

#### **APPLICATIONS**

- Switch Mode Power Supply (SMPS)
- Uninterruptible Power Supply
- High Speed Power Switching

## **TYPICAL SMPS TOPOLOGIES**

Single Transistor Forward

| ORDERING INFORMATION                                 |                |                              |                              |  |  |
|------------------------------------------------------|----------------|------------------------------|------------------------------|--|--|
| Package D²PAK (TO-263) D²PAK (TO-263) D²PAK (TO-263) |                |                              |                              |  |  |
| Lead (Pb)-free and Halogen-free                      | SiHFBC40AS-GE3 | SiHFBC40ASTRL-GE3a           | SiHFBC40ASTRR-GE3a           |  |  |
| Load (Dh) fron                                       | IRFBC40ASPbF   | IRFBC40ASTRLPbFa             | IRFBC40ASTRRPbFa             |  |  |
| Lead (Pb)-free                                       | SiHFBC40AS-E3  | SiHFBC40ASTL-E3 <sup>a</sup> | SiHFBC40ASTR-E3 <sup>a</sup> |  |  |

### Note

a. See device orientation.

| <b>ABSOLUTE MAXIMUM RATINGS</b> (T <sub>C</sub> = 25 °C, unless otherwise noted)                                         |  |  |                                   |                  |      |  |
|--------------------------------------------------------------------------------------------------------------------------|--|--|-----------------------------------|------------------|------|--|
| PARAMETER                                                                                                                |  |  | SYMBOL                            | LIMIT            | UNIT |  |
| Drain-Source Voltage                                                                                                     |  |  | V <sub>DS</sub>                   | 600              |      |  |
| Gate-Source Voltage                                                                                                      |  |  | $V_{GS}$                          | ± 30             | V    |  |
| Continuous Drain Currente $V_{GS} \text{ at 10 V} \qquad \frac{T_C = 25  ^{\circ}\text{C}}{T_C = 100  ^{\circ}\text{C}}$ |  |  | ,                                 | 6.2              |      |  |
|                                                                                                                          |  |  | I <sub>D</sub>                    | 3.9              | Α    |  |
| Pulsed Drain Current <sup>a, e</sup>                                                                                     |  |  | I <sub>DM</sub>                   | 25               |      |  |
| Linear Derating Factor                                                                                                   |  |  |                                   | 1.0              | W/°C |  |
| Single Pulse Avalanche Energy <sup>b</sup>                                                                               |  |  | E <sub>AS</sub>                   | 570              | mJ   |  |
| Repetitive Avalanche Current <sup>a</sup>                                                                                |  |  | I <sub>AR</sub>                   | 6.2              | Α    |  |
| Repetitive Avalanche Energy <sup>a</sup>                                                                                 |  |  | E <sub>AR</sub>                   | 13               | mJ   |  |
| Maximum Power Dissipation $T_C = 25  ^{\circ}C$                                                                          |  |  | $P_{D}$                           | 125              | W    |  |
| Peak Diode Recovery dV/dt <sup>c, e</sup>                                                                                |  |  | dV/dt                             | 6.0              | V/ns |  |
| Operating Junction and Storage Temperature Range                                                                         |  |  | T <sub>J</sub> , T <sub>stg</sub> | - 55 to + 150    | °C   |  |
| Soldering Recommendations (Peak Temperature) for 10 s                                                                    |  |  |                                   | 300 <sup>d</sup> | 7    |  |

## Notes

- a. Repetitive rating; pulse width limited by maximum junction temperature (see fig. 11).
- b. Starting  $T_J$  = 25 °C, L = 29.6 mH,  $R_g$  = 25  $\Omega$ ,  $I_{AS}$  = 6.2 A (see fig. 12).
- c.  $I_{SD} \le 6.2$  A,  $dI/dt \le 88$  A/ $\mu$ s,  $V_{DD} \le V_{DS}^{\circ}$ ,  $T_{J} \le 150$  °C.
- d. 1.6 mm from case.
- e. Uses IRFBC40A, SiHFBC40A data and test conditions.

<sup>\*</sup> Pb containing terminations are not RoHS compliant, exemptions may apply

# IRFBC40AS, SiHFBC40AS

# Vishay Siliconix



| THERMAL RESISTANCE RATINGS       |            |   |     |      |  |  |
|----------------------------------|------------|---|-----|------|--|--|
| PARAMETER SYMBOL TYP. MAX. UNIT  |            |   |     |      |  |  |
| Maximum Junction-to-Ambient      | $R_{thJA}$ | - | 40  | °C/W |  |  |
| Maximum Junction-to-Case (Drain) | $R_{thJC}$ | - | 1.0 | C/VV |  |  |

| <b>SPECIFICATIONS</b> ( $T_J = 25  ^{\circ}C$ , $U$ |                       | vise noted)                                                                                       |                                                     | ı    | ı    | ı     | _                |
|-----------------------------------------------------|-----------------------|---------------------------------------------------------------------------------------------------|-----------------------------------------------------|------|------|-------|------------------|
| PARAMETER                                           | SYMBOL                | TES                                                                                               | MIN.                                                | TYP. | MAX. | UNIT  |                  |
| Static                                              |                       |                                                                                                   |                                                     |      |      |       |                  |
| Drain-Source Breakdown Voltage                      | $V_{DS}$              | V <sub>GS</sub>                                                                                   | = 0 V, I <sub>D</sub> = 250 μA                      | 600  | -    | -     | V                |
| V <sub>DS</sub> Temperature Coefficient             | $\Delta V_{DS}/T_{J}$ | Referenc                                                                                          | e to 25 °C, $I_D = 1 \text{ mA}^d$                  | -    | 0.66 | -     | V/°C             |
| Gate-Source Threshold Voltage                       | $V_{GS(th)}$          | V <sub>DS</sub> :                                                                                 | $= V_{GS}, I_D = 250 \mu A$                         | 2.0  | -    | 4.0   | V                |
| Gate-Source Leakage                                 | I <sub>GSS</sub>      |                                                                                                   | $V_{GS} = \pm 30 \text{ V}$                         | -    | -    | ± 100 | nA               |
| Zero Gate Voltage Drain Current                     | 1                     | V <sub>DS</sub> =                                                                                 | = 600 V, V <sub>GS</sub> = 0 V                      | -    | -    | 25    |                  |
| Zero Gate Voltage Drain Gurrent                     | I <sub>DSS</sub>      | V <sub>DS</sub> = 480 \                                                                           | /, V <sub>GS</sub> = 0 V, T <sub>J</sub> = 125 °C   | -    | -    | 250   | μΑ               |
| Drain-Source On-State Resistance                    | R <sub>DS(on)</sub>   | V <sub>GS</sub> = 10 V                                                                            | I <sub>D</sub> = 3.7 A <sup>b</sup>                 | -    | -    | 1.2   | Ω                |
| Forward Transconductance                            | 9 <sub>fs</sub>       | V <sub>DS</sub>                                                                                   | = 50 V, I <sub>D</sub> = 3.7 A                      | 3.4  | -    | -     | S                |
| Dynamic                                             |                       |                                                                                                   |                                                     |      |      |       |                  |
| Input Capacitance                                   | C <sub>iss</sub>      |                                                                                                   | $V_{GS} = 0 V$ ,                                    | -    | 1036 | -     |                  |
| Output Capacitance                                  | C <sub>oss</sub>      |                                                                                                   | $V_{GS} = 0 \text{ V},$<br>$V_{DS} = 25 \text{ V},$ |      | 136  | -     | 1                |
| Reverse Transfer Capacitance                        | C <sub>rss</sub>      | ] f = 1                                                                                           | .0 MHz, see fig. 5                                  | -    | 7.0  | -     | pF               |
| Output Capacitance                                  | C <sub>oss</sub>      | V <sub>GS</sub> = 0 V                                                                             | V <sub>DS</sub> = 1.0 V, f = 1.0 MHz                | -    | 1487 | -     |                  |
|                                                     |                       |                                                                                                   | V <sub>DS</sub> = 480 V, f = 1.0 MHz                | -    | 36   | -     |                  |
| Output Capacitance Effective                        | C <sub>oss</sub> eff. |                                                                                                   | V <sub>DS</sub> = 0 V to 480 V <sup>c</sup>         |      | 48   | -     |                  |
| Total Gate Charge                                   | Qg                    |                                                                                                   | V <sub>GS</sub> = 10 V                              |      | -    | 42    |                  |
| Gate-Source Charge                                  | Q <sub>gs</sub>       | V <sub>GS</sub> = 10 V                                                                            |                                                     |      | -    | 10    | nC               |
| Gate-Drain Charge                                   | Q <sub>gd</sub>       | ]                                                                                                 | ooo ng. o ana ro                                    | -    | -    | 20    |                  |
| Turn-On Delay Time                                  | t <sub>d(on)</sub>    |                                                                                                   |                                                     | -    | 13   | -     |                  |
| Rise Time                                           | t <sub>r</sub>        |                                                                                                   | 300 V, I <sub>D</sub> = 6.2 A,                      | -    | 23   | -     |                  |
| Turn-Off Delay Time                                 | t <sub>d(off)</sub>   | $R_g = 9.1 \ \Omega, \ R_D = 47 \ \Omega,$ see fig. $10^b$                                        |                                                     | -    | 31   | -     | ns               |
| Fall Time                                           | t <sub>f</sub>        |                                                                                                   |                                                     | -    | 18   | -     |                  |
| Drain-Source Body Diode Characteristic              | s                     |                                                                                                   |                                                     |      |      |       |                  |
| Continuous Source-Drain Diode Current               | I <sub>S</sub>        | MOSFET symbol showing the integral reverse p - n junction diode                                   |                                                     | -    | -    | 6.2   | A                |
| Pulsed Diode Forward Current <sup>a</sup>           | I <sub>SM</sub>       |                                                                                                   |                                                     | -    | -    | 25    |                  |
| Body Diode Voltage                                  | $V_{SD}$              | T <sub>J</sub> = 25 °C, I <sub>S</sub> = 6.2 A, V <sub>GS</sub> = 0 V <sup>b</sup>                |                                                     | -    | -    | 1.5   | V                |
| Body Diode Reverse Recovery Time                    | t <sub>rr</sub>       | - T <sub>J</sub> = 25 °C, I <sub>F</sub> = 6.2 A, dl/dt = 100 A/μs <sup>b</sup> -                 |                                                     | -    | 431  | 647   | ns               |
| Body Diode Reverse Recovery Charge                  | $Q_{rr}$              |                                                                                                   |                                                     | -    | 1.8  | 2.8   | μC               |
| Forward Turn-On Time                                | t <sub>on</sub>       | Intrinsic turn-on time is negligible (turn-on is dominated by L <sub>S</sub> and L <sub>D</sub> ) |                                                     |      |      |       | L <sub>D</sub> ) |

- a. Repetitive rating; pulse width limited by maximum junction temperature (see fig. 11).
- b. Pulse width  $\leq$  300  $\mu$ s; duty cycle  $\leq$  2 %.
- c.  $C_{OSS}$  eff. is a fixed capacitance that gives the same charging time as  $C_{oss}$  while  $V_{DS}$  is rising fom 0 to 80 %  $V_{DS}$ .
- d. Uses IRHFBC40A/SiHFBC40A data and test conditions.



## TYPICAL CHARACTERISTICS (25 °C, unless otherwise noted)



Fig. 1 - Typical Output Characteristics



Fig. 3 - Typical Transfer Characteristics



Fig. 2 - Typical Output Characteristics



Fig. 4 - Normalized On-Resistance vs. Temperature





Fig. 5 - Typical Capacitance vs. Drain-to-Source Voltage



Fig. 7 - Typical Source-Drain Diode Forward Voltage



Fig. 6 - Typical Gate Charge vs. Gate-to-Source Voltage



Fig. 8 - Maximum Safe Operating Area





Fig. 9 - Maximum Drain Current vs. Case Temperature



Fig. 10a - Switching Time Test Circuit



Fig. 10b - Switching Time Waveforms



Fig. 11 - Maximum Effective Transient Thermal Impedance, Junction-to-Case



Fig. 12a - Unclamped Inductive Test Circuit



Fig. 12b - Unclamped Inductive Waveforms





Fig. 12c - Maximum Avalanche Energy vs. Drain Current



Fig. 12d - Maximum Avalanche Energy vs. Drain Current



Fig. 13a - Basic Gate Charge Waveform



Fig. 13b - Gate Charge Test Circuit



#### Peak Diode Recovery dV/dt Test Circuit





Fig. 14 - For N-Channel

Vishay Siliconix maintains worldwide manufacturing capability. Products may be manufactured at one of several qualified locations. Reliability data for Silicon Technology and Package Reliability represent a composite of all qualified locations. For related documents such as package/tape drawings, part marking, and reliability data, see www.vishay.com/ppg?91113.



## **TO-263AB (HIGH VOLTAGE)**







|            | D1 4    |
|------------|---------|
| — E1 — → ∠ | <u></u> |

|      | MILLIN | METERS    | INC   | HES   |
|------|--------|-----------|-------|-------|
| DIM. | MIN.   | MIN. MAX. |       | MAX.  |
| Α    | 4.06   | 4.83      | 0.160 | 0.190 |
| A1   | 0.00   | 0.25      | 0.000 | 0.010 |
| b    | 0.51   | 0.99      | 0.020 | 0.039 |
| b1   | 0.51   | 0.89      | 0.020 | 0.035 |
| b2   | 1.14   | 1.78      | 0.045 | 0.070 |
| b3   | 1.14   | 1.73      | 0.045 | 0.068 |
| С    | 0.38   | 0.74      | 0.015 | 0.029 |
| c1   | 0.38   | 0.58      | 0.015 | 0.023 |
| c2   | 1.14   | 1.65      | 0.045 | 0.065 |
| D    | 8.38   | 9.65      | 0.330 | 0.380 |

|      | MILLIN   | METERS    | INC       | HES   |
|------|----------|-----------|-----------|-------|
| DIM. | MIN.     | MIN. MAX. |           | MAX.  |
| D1   | 6.86     | -         | 0.270     | -     |
| E    | 9.65     | 10.67     | 0.380     | 0.420 |
| E1   | 6.22     | ·         | 0.245     | -     |
| е    | 2.54 BSC |           | 0.100 BSC |       |
| Н    | 14.61    | 15.88     | 0.575     | 0.625 |
| L    | 1.78     | 2.79      | 0.070     | 0.110 |
| L1   | -        | 1.65      | ı         | 0.066 |
| L2   | -        | 1.78      | i         | 0.070 |
| L3   | 0.25 BSC |           | 0.010     | BSC   |
| L4   | 4.78     | 5.28      | 0.188     | 0.208 |

ECN: S-82110-Rev. A, 15-Sep-08

DWG: 5970

#### Notes

- 1. Dimensioning and tolerancing per ASME Y14.5M-1994.
- 2. Dimensions are shown in millimeters (inches).
- 3. Dimension D and E do not include mold flash. Mold flash shall not exceed 0.127 mm (0.005") per side. These dimensions are measured at the outmost extremes of the plastic body at datum A.
- 4. Thermal PAD contour optional within dimension E, L1, D1 and E1.
- 5. Dimension b1 and c1 apply to base metal only.
- 6. Datum A and B to be determined at datum plane H.
- 7. Outline conforms to JEDEC outline to TO-263AB.

Document Number: 91364 www.vishay.com Revision: 15-Sep-08





## RECOMMENDED MINIMUM PADS FOR D<sup>2</sup>PAK: 3-Lead



Recommended Minimum Pads Dimensions in Inches/(mm)

Return to Index



## **Legal Disclaimer Notice**

Vishay

## **Disclaimer**

ALL PRODUCT, PRODUCT SPECIFICATIONS AND DATA ARE SUBJECT TO CHANGE WITHOUT NOTICE TO IMPROVE RELIABILITY, FUNCTION OR DESIGN OR OTHERWISE.

Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained in any datasheet or in any other disclosure relating to any product.

Vishay makes no warranty, representation or guarantee regarding the suitability of the products for any particular purpose or the continuing production of any product. To the maximum extent permitted by applicable law, Vishay disclaims (i) any and all liability arising out of the application or use of any product, (ii) any and all liability, including without limitation special, consequential or incidental damages, and (iii) any and all implied warranties, including warranties of fitness for particular purpose, non-infringement and merchantability.

Statements regarding the suitability of products for certain types of applications are based on Vishay's knowledge of typical requirements that are often placed on Vishay products in generic applications. Such statements are not binding statements about the suitability of products for a particular application. It is the customer's responsibility to validate that a particular product with the properties described in the product specification is suitable for use in a particular application. Parameters provided in datasheets and/or specifications may vary in different applications and performance may vary over time. All operating parameters, including typical parameters, must be validated for each customer application by the customer's technical experts. Product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein.

Except as expressly indicated in writing, Vishay products are not designed for use in medical, life-saving, or life-sustaining applications or for any other application in which the failure of the Vishay product could result in personal injury or death. Customers using or selling Vishay products not expressly indicated for use in such applications do so at their own risk. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay. Product names and markings noted herein may be trademarks of their respective owners.

## **Material Category Policy**

Vishay Intertechnology, Inc. hereby certifies that all its products that are identified as RoHS-Compliant fulfill the definitions and restrictions defined under Directive 2011/65/EU of The European Parliament and of the Council of June 8, 2011 on the restriction of the use of certain hazardous substances in electrical and electronic equipment (EEE) - recast, unless otherwise specified as non-compliant.

Please note that some Vishay documentation may still make reference to RoHS Directive 2002/95/EC. We confirm that all the products identified as being compliant to Directive 2002/95/EC conform to Directive 2011/65/EU.

Vishay Intertechnology, Inc. hereby certifies that all its products that are identified as Halogen-Free follow Halogen-Free requirements as per JEDEC JS709A standards. Please note that some Vishay documentation may still make reference to the IEC 61249-2-21 definition. We confirm that all the products identified as being compliant to IEC 61249-2-21 conform to JEDEC JS709A standards.

Revision: 02-Oct-12 Document Number: 91000