

LSI Computer Systems, Inc. 1235 Walt Whitman Road, Melville, NY 11747 (631) 271-0400 FAX (631) 271-0405

# QUADRATURE CLOCK CONVERTER

January 2009

## **FEATURES:**

- x1, x2 and x4 resolution
- Programmable output pulse width (200ns to  $140\mu$ s)
- · Excellent regulation of output pulse width
- TTL and low voltage CMOS compatible I/Os
- +3V to +5.5V operation (VDD VSS)
- LS7183. LS7184 (DIP):

LS7183-S, LS7184-S (SOIC) - See Figure 1

## **Applications:**

- Interface incremental encoders to Up / Down Counters (See Figure 6A and Figure 6B)
- · Interface rotary encoders to Digital Potentiometers (See Figure 7)

## **DESCRIPTION:**

The LS7183 and LS7184 are CMOS quadrature clock converters. Quadrature clocks derived from optical or magnetic encoders, when applied to the A and B inputs of the LS7183/LS7184, are converted to strings of Up Clocks and Down Clocks (LS7183) or to a Clock and an Up/Down direction control (LS7184). These outputs can be interfaced directly with standard Up/Down counters for direction and position

## INPUT/OUTPUT DESCRIPTION:

## RBIAS (Pin 1)

Input for external component connection. A resistor connected between this input and Vss adjusts the output clock pulse width (Tow).

Supply Voltage positive terminal.

## Vss (Pin 3)

Supply Voltage negative terminal.

## A, B (Pin 4, Pin 5)

Quadrature Clock inputs A and B. Directional output pulses are generated from the A and B clocks according to Fig. 2. A and B inputs have built-in immunity for noise signals less than 50ns duration (Validation delay, TVD). The A and B inputs are inhibited during the occurrence of a directional output clock (UPCK or DNCK), so that spurious clocks resulting from encoder dither are rejected.

MODE is a 3-state input to select resolution x1, x2 or x4. The input quadrature clock rate is multiplied by factors of 1, 2 and 4 in x1, x2 and x4 mode, respectively, in producing the output UP/DN clocks (See Fig. 2). x1, x2 and x4 modes selected by the MODE input logic levels are as follows:

: x1 selected Mode = 0: x2 selected Mode = 1Mode = Float: x4 selected

## **PIN ASSIGNMENT - TOP VIEW**





FIGURE 1

## **LS7183 - DNCK** (Pin 7)

In LS7183, this is the DOWN Clock Output. This output consists of low-going pulses generated when A input lags the B

## **LS7184 - UP/DN** (Pin 7)

In LS7184, this is the count direction indication output. When A input leads the B input, the UP/DN output goes high indicating that the count direction is UP. When A input lags the B input, UP/DN output goes low, indicating that the count direction is DOWN.

## **LS7183 - UPCK** (Pin 8)

In LS7183, this is the UP Clock output. This output consists of low-going pulses generated when A input leads the B input.

## **LS7184 - CLK** (Pin 8)

In LS7184, this is the combined UP Clock and DOWN Clock output. The count direction at any instant is indicated by the UP/DN output (Pin 7).

NOTE: For the LS7184, the timing of CLK and UP/DN requires that the counter interfacing with LS7184 counts on the rising edge of the CLK pulses.

| ABSOLUTE MAXIMUM RA                                                                        | ATINGS:                                  |                            |                                                         |                    |             |                                            |
|--------------------------------------------------------------------------------------------|------------------------------------------|----------------------------|---------------------------------------------------------|--------------------|-------------|--------------------------------------------|
| PARAMETER DC Supply Voltage Voltage at any input Operating temperature Storage temperature | SYMBOL<br>VDD - VSS<br>VIN<br>TA<br>TSTG |                            | VALUE 7.0 Vss - 0.3 to VDD + 0.3 -20 to +85 -55 to +150 |                    |             | 1                                          |
| DC ELECTRICAL CHARAC<br>(Unless otherwise specified VDI                                    |                                          |                            | to +85°C)                                               |                    |             |                                            |
| PARAMETER Supply Voltage                                                                   | SYMBOL<br>VDD                            | MIN<br>3.0                 | TYPE                                                    | <b>MAX</b><br>5.5  | UNITS<br>V  | CONDITON                                   |
| Supply current                                                                             | IDD<br>IDD                               | -                          | 30<br>110                                               | 45<br>150          | μΑ<br>μΑ    | VDD = 3V<br>VDD = 5V                       |
| MODE input:                                                                                | טטו                                      | -                          | 110                                                     | 150                | μΑ          | <b>V</b> DD = <b>3V</b>                    |
| Logic 0                                                                                    | Vml                                      | -                          | -                                                       | 0.6                | ٧           | -                                          |
| Logic 1<br>Logic float                                                                     | Vmh<br>Vmf                               | VDD - 0.6<br>(VDD/2) - 0.5 | -<br>Vdd/2                                              | -<br>(VDD/2) + 0.5 | V<br>V      | -                                          |
| Logic 0 input current                                                                      | lmı                                      | <u>-</u>                   | 3.0                                                     | 5.0                | μΑ          | VDD = 3V                                   |
|                                                                                            | lmı                                      | -                          | 12.0                                                    | 16.0               | μA          | VDD = 5V                                   |
| Logic 1 input current                                                                      | lmh<br>Imh                               | -                          | -3.0<br>-12.0                                           | -5.0<br>-16.0      | μA<br>μA    | VDD = 3V<br>VDD = 5V                       |
| A Dinputo:                                                                                 |                                          |                            | 12.0                                                    | 10.0               | μπ          | VDD = 0V                                   |
| A, B inputs:<br>Logic 0                                                                    | Vabi                                     | -                          | -                                                       | 0.3VDD             | V           | -                                          |
| Logic 1<br>Input current                                                                   | <b>V</b> ABh<br><b>I</b> ABIk            | 0.7 <b>V</b> DD<br>-       | 0                                                       | 10                 | V<br>nA     | -                                          |
| RBIAS input:<br>External resistor                                                          | Rв                                       | 5k                         | -                                                       | 10M                | ohm         | -                                          |
| All outputs:                                                                               |                                          |                            |                                                         |                    |             |                                            |
| Sink current                                                                               | loi<br>loi                               | -1.2<br>-2.5               | -1.8<br>-3.5                                            | -<br>-             | mA<br>mA    | Vo = 0.5V, VDD = 3V<br>Vo = 0.5V, VDD = 5V |
| Source current                                                                             | loh<br>loh                               | 1.2<br>2.5                 | 1.8<br>3.5                                              | -<br>-             | mA<br>mA    | Vo = 2.5V, VDD = 3V<br>Vo = 4.5V, VDD = 5V |
| TRANSIENT CHARACTER<br>(TA = -20°C to +85°C)                                               | ISTICS                                   |                            |                                                         |                    |             |                                            |
| PARAMETER Output Clock Pulse Width                                                         | SYMBOL<br>Tow                            | <b>MIN</b><br>190          | TYPE<br>-                                               | MAX<br>-           | UNITS<br>ns | <b>CONDITON</b><br>See Fig. 2              |
| A, B inputs:<br>Validation Delay                                                           | Tvd<br>Tvd                               | -                          | 25<br>50                                                | 50<br>100          | ns<br>ns    | VDD = 5V<br>VDD = 3V                       |
| Phase Delay                                                                                | TPS                                      | Tvd + Tow                  | -                                                       | Infinite           | s           | -                                          |
| Pulse Width                                                                                | Tpw                                      | 2Tps                       | -                                                       | Infinite           | s           | -                                          |
| Frequency                                                                                  | fA, B                                    | -                          | -                                                       | 1/(2Tpw)           | Hz          | -                                          |
| Inupt to Output Delay                                                                      | TDS                                      | -                          | 200                                                     | 270                | ns          | VDD = 3V                                   |
|                                                                                            | Tns                                      | _                          | 110                                                     | 150                | ne          | Vnn - 5V                                   |

110

150

ns

VDD = 5V

TDS



NOTE: Output clocks labelled 1, 2 and 4 have the following interpretations.

- 1: Generated in x1, x2 and x4 modes
- 2: Generated in x2 and x4 modes only
- 4: Generated in x4 mode only

FIGURE 2. LS7183, LS7184 INPUT/OUTPUT TIMING



FIGURE 3. LS7183, LS7184 BLOCK DIAGRAM

The information included herein is believed to be accurate and reliable. However, LSI Computer Systems, Inc. assumes no responsibilities for inaccuracies, nor for any infringements of patent rights of others which may result from its use.



Figure 4. Bias resistance vs pulse width. R in  $k\Omega$ .



Figure 5. Bias resistance vs pulse width. R in  $M\Omega$ .





FIGURE 6B\*. TYPICAL APPLICATION FOR LS7184N WITH MODE SELECTION

\*See NOTE at bottom right of Page 1.



FIGURE 7. Rotary Encoder Control of Digital Potentiometer