ON Semiconductor®

http://onsemi.com

# For Fan Motor Single-phase Full-wave Pre-driver with Speed Control Function

#### Overview

The LB11852FV is a single-phase bipolar driving motor pre-driver with a speed control function based on speed feedback. With a small number of external parts, a highly efficient and very quiet variable-speed drive fan motor with low power consumption and high rotational accuracy can be implemented. The LB11852FV, integrated in a miniature package, is best suited for driving small fan motors requiring speed control.

#### **Features**

- Single-phase full-wave driving pre-driver
  - ⇒ With a PMOS-NMOS device used as the external power transistor, low saturation output and a single-phase full-wave drive enable a high-efficiency drive with low power consumption.
- Speed control circuit incorporated
  - ⇒ Compared with open-loop control, a closed-loop control function that uses speed feedback to control the speed makes it possible to improve the rotational speed accuracy and reduce the variations in the rotational speed caused by fluctuations in the supply voltage or load. The separately excited upper direct PWM method is featured as the variable speed system.
- Variable speed control is possible with external PWM input or analog voltage input
  - ⇒ The speed control input signal is compatible with PWM duty ratio and analog voltages.
- Soft start circuit incorporated
- Minimum speed setting pin
  - ⇒ The minimum speed can be set using an external resistor.
- Current limiting circuit incorporated
  - ⇒ Chopper type current limit at startup or lock.
- Reactive current cut circuit incorporated
  - ⇒ Reactive current before phase changeover is cut, ensuring highly silent and low power-consumption drive.
- Automatic resetting type constraint circuit incorporated
- FG (rotational speed detection) output

# **Specifications**

## **Absolute Maximum Ratings** at Ta = 25°C

| Parameter                                  | Symbol              | Conditions                      | Ratings    | Unit |
|--------------------------------------------|---------------------|---------------------------------|------------|------|
| V <sub>CC</sub> pin maximum supply voltage | V <sub>CC</sub> max |                                 | 18         | V    |
| OUTN pin maximum output current            | IOUTN max           |                                 | 20         | mA   |
| OUTP pin maximum Sink current              | IOUTP max           |                                 | 20         | mA   |
| OUT pin output withstand voltage           | VOUT max            |                                 | 18         | V    |
| HB maximum output current                  | НВ                  |                                 | 10         | mA   |
| CTL, C pin withstand voltage               | CTL, C max          |                                 | 7          | V    |
| CVI, LIM pin withstand voltage             | CVI, LIM            |                                 | 7          | V    |
|                                            | max                 |                                 |            |      |
| RD/FG output pin output withstand voltage  | FG max              |                                 | 19         | ٧    |
| RD/FG output current                       | FG max              |                                 | 10         | mA   |
| 5VREG pin maximum output current           | I5VREG max          |                                 | 10         | mA   |
| Allowable power dissipation                | Pd max              | Mounted on a specified board *1 | 0.8        | W    |
| Operating temperature                      | Topr                |                                 | -30 to 95  | °C   |
| Storage temperature                        | Tstg                |                                 | -55 to 150 | °C   |

<sup>\*1</sup> Mounted on a specified board : 114.3mm×76.1mm×1.6mm, glass epoxy

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

#### **Recommended Operating Conditions** at Ta = 25°C

| Parameter                        | Symbol            | Conditions             | Ratings    | Unit |
|----------------------------------|-------------------|------------------------|------------|------|
| V <sub>CC</sub> supply voltage 1 | V <sub>CC</sub> 1 | V <sub>CC</sub> pin    | 5.5 to 16  | V    |
| V <sub>CC</sub> supply voltage 2 | V <sub>CC</sub> 2 | V <sub>CC</sub> -5VREG | 4.5 to 5.5 | V    |
| CTL input voltage range          | VCTL              |                        | 0 to 5VREG | V    |
| LIM input voltage range          | VLIM              |                        | 0 to 5VREG | V    |
| VCI input voltage range          | VCVI              |                        | 0 to 5VREG | V    |
| Hall input common phase input    | VICM              |                        | 0.2 to 3   | V    |
| voltage range                    |                   |                        |            |      |

## **Electrical Characteristics** at Ta = 25°C, V<sub>CC</sub> = 12V, unless otherwise specified

|                                       |                     |                                                                                          |      | Ratings               |                      |       |  |
|---------------------------------------|---------------------|------------------------------------------------------------------------------------------|------|-----------------------|----------------------|-------|--|
| Parameter                             | Symbol              | Conditions                                                                               | min  | typ max               |                      | Unit  |  |
| Circuit current                       | I <sub>CC</sub> 1   | During drive                                                                             |      | 12                    | 15                   | mA    |  |
|                                       | I <sub>CC</sub> 2   | During lock protection                                                                   |      | 12                    | 15                   | mA    |  |
| 5VREG voltage                         | 5VREG               | I5VREG = 5mA                                                                             | 4.8  | 5.0                   | 5.2                  | V     |  |
| Current limiting voltage              | VLIM                |                                                                                          | 190  | 210                   | 230                  | mV    |  |
| CPWM pin H level voltage              | V <sub>CR</sub> H   |                                                                                          | 2.8  | 3.0                   | 3.2                  | V     |  |
| CPWM pin L level voltage              | V <sub>CR</sub> L   |                                                                                          | 0.9  | 1.1                   | 1.3                  | V     |  |
| CPWM pin charge current               | I <sub>CPWM</sub> 1 | V <sub>CPWM</sub> = 0.5V                                                                 | 24   | 30                    | 36                   | μΑ    |  |
| CPWM pin discharge current            | I <sub>CPWM</sub> 2 | V <sub>CPWM</sub> = 3.5V                                                                 | 21   | 27                    | 33                   | μА    |  |
| CPWM oscillation frequency            | F <sub>PWM</sub>    | C = 220pF                                                                                |      | 30                    |                      | kHz   |  |
| CT pin H level voltage                | V <sub>CT</sub> H   |                                                                                          | 2.8  | 3.0                   | 3.2                  | V     |  |
| CT pin L level voltage                | V <sub>CT</sub> L   |                                                                                          | 0.9  | 1.1                   | 1.3                  | V     |  |
| CT pin charge current                 | I <sub>CT</sub> 1   | V <sub>CT</sub> = 2V                                                                     | 1.6  | 2.0                   | 2.5                  | μΑ    |  |
| CT pin discharge current              | I <sub>CT</sub> 2   | V <sub>CT</sub> = 2V                                                                     | 0.16 | 0.20                  | 0.25                 | μΑ    |  |
| CT pin charge/discharge current ratio | R <sub>CT</sub>     | I <sub>CT</sub> 1/I <sub>CT</sub> 2                                                      | 8    | 10                    | 12                   | times |  |
| OUTN pin output H voltage             | V <sub>O</sub> NH   | I <sub>O</sub> = 10mA                                                                    |      | V <sub>CC</sub> -0.85 | V <sub>CC</sub> -1.0 | V     |  |
| OUTN pin output L voltage             | V <sub>O</sub> NL   | I <sub>O</sub> = 10mA                                                                    |      | 0.9                   | 1.0                  | V     |  |
| OUTP pin output L voltage             | V <sub>O</sub> PL   | I <sub>O</sub> = 10mA                                                                    |      | 0.5                   | 0.65                 | V     |  |
| Hall input sensitivity                | VHN                 | IN <sup>+</sup> , IN <sup>-</sup> differential voltage (including offset and hysteresis) |      | ±15                   | ±25                  | mV    |  |

Continued on next page.

<sup>\*2</sup> Tj max = 150°C. Use the device in a condition that the chip temperature does not exceed Tj = 150°C during operation.

Continued from preceding page.

|                                          | Symbol              |                            |          |          |      |      |
|------------------------------------------|---------------------|----------------------------|----------|----------|------|------|
| Parameter                                |                     | Conditions                 | min      | typ      | max  | Unit |
| FG output L voltage                      | V <sub>FG</sub> L   | I <sub>FG</sub> = 5mA      |          | 0.15     | 0.30 | V    |
| FG pin leak current                      | IFGL                | V <sub>FG</sub> = 19V      |          |          | 30   | μΑ   |
| EO pin output H voltage                  | V <sub>EO</sub> H   | I <sub>EO</sub> 1 = -0.2mA | VREG-1.2 | VREG-0.8 |      | V    |
| EO pin output L voltage                  | V <sub>EO</sub> L   | I <sub>EO</sub> 1 = 0.2mA  |          | 0.8      | 1.1  | V    |
| RC pin output H voltage                  | V <sub>RC</sub> H   |                            | 3.2      | 3.45     | 3.7  | V    |
| RC pin output L voltage                  | V <sub>RC</sub> L   |                            | 0.7      | 0.8      | 1.05 | V    |
| RC pin clamp voltage                     | V <sub>RC</sub> CLP |                            | 1.3      | 1.5      | 1.7  | V    |
| CTL pin input H voltage                  | V <sub>CTL</sub> H  |                            | 2.0      |          | VREG | V    |
| CTL pin input L voltage                  | V <sub>CTL</sub> L  |                            | 0        |          | 1.0  | V    |
| CTL pin input open voltage               | V <sub>CTL</sub> O  |                            | VREG-0.5 |          | VREG | V    |
| CTL pin H input H current                | ICTLH               | V <sub>FG</sub> IN = 5VREG | -10      | 0        | 10   | μΑ   |
| CTL pin L input L current                | I <sub>CTL</sub> L  | V <sub>FG</sub> IN = 0V    | -120     | -90      |      | μΑ   |
| C pin output H voltage                   | V <sub>C</sub> H    |                            | VREG-0.3 | VREG-0.1 |      | V    |
| C pin output L voltage                   | V <sub>C</sub> L    |                            | 1.8      | 2.0      | 2.2  | V    |
| LIM pin input bias current               | I <sub>B</sub> LIM  |                            | -1       |          | 1    | μΑ   |
| LIM pin common phase input voltage range | V <sub>I</sub> LIM  |                            | 2.0      |          | VREG | ٧    |
| SOFT pin charge current                  | I <sub>C</sub> SOFT |                            | 1.0      | 1.3      | 1.6  | μΑ   |
| SOFT pin operating voltage range         | V <sub>I</sub> SOFT |                            | 2.0      |          | VREG | V    |

# **Package Dimensions**

unit: mm (typ)

3360





# Truth table

Lock protection CPWM = H

| IN- | IN <sup>+</sup> | CT   | OUT1P | OUT1N | OUT2P | OUT2N | FG  | Mode                  |
|-----|-----------------|------|-------|-------|-------|-------|-----|-----------------------|
| Н   | L               | _    | L     | L     | OFF   | Н     | L   | $OUT1 \to 2 \; drive$ |
| L   | Н               |      | OFF   | Н     | L     | L     | OFF | OUT2 → 1 drive        |
| Н   | L               | - 11 | OFF   | ┙     | OFF   | H     | L   | Look protoction       |
| L   | Н               | Н    | OFF   | Н     | OFF   | L     | OFF | Lock protection       |

## Speed control CT = L

| EO | CPWM | IN- | IN <sup>+</sup> | OUT1P | OUT1N | OUT2P | OUT2N          | Mode                  |
|----|------|-----|-----------------|-------|-------|-------|----------------|-----------------------|
|    | н    | Н   | L               | L     | L     | OFF   | Н              | $OUT1 \to 2 \; drive$ |
|    | L    | Н   | OFF             | Н     | L     | L     | OUT2 → 1 drive |                       |
|    |      | Н   | L               | OFF   | L     | OFF   | Н              | December made         |
| Н  | L    | L   | Н               | OFF   | Н     | OFF   | L              | Regeneration mode     |

# **Pin Assignment**



# **Block Diagram**



# Sample Application Circuit



#### Description of Pre-driver Bock

#### \*1 : Power-GND wiring

The SGND is connected to the control circuit power supply system.

#### \*2 : Power stabilization capacitor

For the power stabilization capacitor on the signal side, use a capacitor of  $0.1\mu F$  or more. Connect the capacitor between  $V_{CC}$  and GND with a thick and along the shortest possible route.

#### \*3 : Power-side power stabilization capacitor

For the power-side power stabilization capacitor, use a capacitor of  $1\mu F$  or more. Connect the capacitor between the power-side power supply and GND with a thick and along the shortest possible route.

#### \*4 : IN+, IN- pins

Hall signal input pins

Wiring should be short to prevent noise from being carried.

If noise is carried, insert a capacitor between the IN<sup>+</sup> and IN<sup>-</sup> pins.

The Hall input circuit functions as a comparator with hysteresis (15mV).

It also has a soft switch zone with ±30mV (input signal difference voltage).

It is also recommended that the Hall input level should be a minimum of 100mV (p-p).

#### \*5: CPWM pin

Pin to connect the capacitor used to generate the PWM basic frequency

Use of CP = 200pF causes oscillation at f = 30kHz, which is the basic frequency of PWM.

As this is also used for the current limiter reset signal, a capacitor must be connected even if the speed is not going to be controlled.

#### \*6: CT pin

Pin to connect the capacitor used for lock detection

The constant-current charging and constant-current discharging circuits incorporated cause locking when the pin voltage reaches 3.0V, and releasing the lock protection when it drops to 1.0V.

Connect this pin to the GND when it is not to be used (locking not necessary).

#### \*7: SENSE pin

Current limiter detection pin

When the pin voltage exceeds 0.21V, the current limiter is activated, and operation enters lower regeneration mode. Connect this pin to the GND when it is not to be used.

#### \*8: FG pin

Rotational speed detection pin

This is an open collector output that can detect the rotational speed using the FG output corresponding to the phase changeover.

Keep this pin open when it is not to be used.

#### Description of Speed Control Block

#### 1. Speed control diagram





### 2. Timing at startup (soft start)



#### 2. Supplementary description of operations

By inputting the duty pulses, a feedback loop is formed inside the LB11852 IC to establish the FG period (rotational speed of the motor) that corresponds to the control voltage of the pulses.



The operation inside the IC is as flows. pulse signals are created from the edges of the FG signals as shown in the figure below, and using these signals as a reference, waveforms with a pulse width determined by the CR time constant are generated using a one-shot multivibrator. These pulse waveforms are then integrated to control the duty ratio of the pre-driver output as the control voltage.



By changing the pulse width as determined by the CR time constant, the VCTL versus rotational speed slope can be adjusted as shown in the speed control diagram in the previous section.

However, since pulses that are determined by the CR time constant are used, the CR variations are output as-is as the speed control error.

4. Procedure for calculating the constant  $\langle RC~\text{pin} \rangle$ 

The slope shown in the speed control diagram is determined by the constant of the RC pin.



1) Obtain the FG signal frequency fFG (Hz) at the maximum rotational speed of the motor (with two FG pulses per rotation).

$$fFG (Hz) = 2 \text{ rpm/}60 \cdots (1)$$

2) Obtain the time constant of the components connected to the RC pin (use the duty ratio (example : 100% = 1.0 or 60% = 0.6) as the CTL duty ratio for achieving the maximum rotational speed).

$$R \times C = Duty ratio/(3.3 \times 1.1 \times fFG) \cdots (2)$$

3) Obtain the resistance and the capacitance of the capacitor.

Based on the discharge capability of the RC pin, the capacitance of the capacitor which can be used is in the range of  $0.01\mu F$  to  $0.015\mu F$ .

Therefore, obtain the appropriate resistance from the result of (2) above using the formula in (3) or (4) below.

$$R = (R \times C)/0.01 \mu F \cdots (3)$$

$$R = (R \times C)/0.015 \mu F \cdots (4)$$

The temperature characteristics of the curve are determined by the temperature characteristics of the capacitor of the RC pin. To minimize the variations in the rotational speed caused by temperature, a capacitor with excellent temperature characteristics must be used.

⟨LIM pin⟩

The minimum speed is determined by the voltage of the LIM pin.



1) Obtain the ratio of the minimum speed required to the maximum speed.

 $Ra = Minimum/maximum speed \cdots (1)$ 

In the example shown in the figure above : Ra = minimum/maximum speed = 3000/10000 = 0.3

2) Obtain the product of the duty ratio at which the maximum speed is achieved and the value in formula (1).

 $Ca = Maximum speed duty ratio \times Ra \cdots (2)$ 

In the example given : Ca = maximum speed duty ratio  $\times$  Ra =  $0.8 \times 0.3 = 0.24$ 

3) Obtain the required LIM pin voltage.

$$LIM = 5 - (3 \times Ca) \cdots (3)$$

In the example given : LIM = 5 -  $(3 \times Ca)$  = 5 -  $(3 \times 0.24) \approx 4.3V$ 

4) Divide the resistance of 5VREG to generate the LIM voltage.

In the example given, the voltage is 4.3V so the resistance ratio is 1 : 6.

The resistance is  $10k\Omega$  between 5VREG and LIM and  $62k\Omega$  between LIM and GND.



⟨C pin⟩

In order to connect a capacitor capable of smoothing the pin voltage to the C pin, the correlation given in the following equation must be satisfied when f (Hz) serves as the input frequency of the CTL pin. (R is incorporated inside the IC, and it is  $180k\Omega$  (typ.).)

1/f = t < CR

The higher the capacitance of the capacitor, the slower the response to changes in the input signals.



ON Semiconductor and the ON logo are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equa