# LB11988D

# Monolithic Digital IC Fan Motor Driver



http://onsemi.com

#### **Overview**

The LB11988D is a 3-phase motor driver IC that is optimal for driving ventilation fan motors.

#### **Features**

- 3-Phase full-wave current-linear drive system.
- Current limiter circuit built in.
- Output stage upper/lower over-saturation prevention circuit built in.
- Forward/backward rotation direction setting circuit built in.
- FG amplifier built in.
- Thermal shutdown circuit built in.

#### **Absolute Maximum Ratings** at Ta = 25°C

| Parameter                   | Symbol              | Conditions     | Ratings     | Unit |
|-----------------------------|---------------------|----------------|-------------|------|
| Maximum supply voltage      | V <sub>CC</sub> max |                | 24          | ٧    |
|                             | VS max              |                | 24          | ٧    |
| Maximum output current      | I <sub>O</sub> max  |                | 1.3         | Α    |
| Allowable power dissipation | Pd max              | Independent IC | 2.0         | W    |
| Operating temperature range | Topr                |                | -30 to +75  | °C   |
| Storage temperature range   | Tstg                |                | -55 to +150 | °C   |

Caution 1) Absolute maximum ratings represent the value which cannot be exceeded for any length of time.

Caution 2) Even when the device is used within the range of absolute maximum ratings, as a result of continuous usage under high temperature, high current, high voltage, or drastic temperature change, the reliability of the IC may be degraded. Please contact us for the further details.

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

#### Allowable Operating Range at $Ta = 25^{\circ}C$

| Parameter            | Symbol          | Conditions          | Ratings    | Unit  |
|----------------------|-----------------|---------------------|------------|-------|
| Supply voltage       | VS              |                     | 5 to 22    | V     |
|                      | V <sub>CC</sub> |                     | 7 to 22    | V     |
| Hall input amplitude | VHALL           | Between hall inputs | ±30 to ±80 | mVo-p |

#### **Electrical Characteristics** at Ta = 25°C, $V_{CC} = 12V$ , VS = 12V

| Damanatan                                       | Commando a l            | O an aliai a ma                                                                |      | Ratings |                    | unit |
|-------------------------------------------------|-------------------------|--------------------------------------------------------------------------------|------|---------|--------------------|------|
| Parameter                                       | Symbol                  | Conditions                                                                     | min  | typ     | max                | unit |
| V <sub>CC</sub> supply current                  | ICC                     | $R_L = 560\Omega (Y)$                                                          |      | 15      | 24                 | mA   |
| Output                                          |                         |                                                                                |      |         |                    |      |
| Output saturation voltage                       | V <sub>O</sub> sat1     | $I_O$ = 500mA, Rf = 0.5 $\Omega$ ,<br>Sink+Source (with saturation prevention) |      | 2.1     | 2.6                | .,   |
|                                                 | V <sub>O</sub> sat2     | $I_O$ = 1.0A, Rf = 0 $\Omega$ ,<br>Sink+Source (with saturation prevention)    |      | 2.6     | 3.5                | V    |
| Output leakage current                          | l <sub>O</sub> leak     |                                                                                |      |         | 1.0                | mA   |
| Hall amplifier                                  | ·                       |                                                                                |      |         |                    |      |
| Input offset voltage                            | Voff(HALL)              |                                                                                | -6   |         | +6                 | mV   |
| Input bias current                              | lb(HALL)                | V <sub>IN</sub> , W <sub>IN</sub>                                              |      | 1       | 3                  | μΑ   |
| Common-mode input voltage                       | Vcm(HALL)               |                                                                                | 3    |         | V <sub>CC</sub> -3 | V    |
| FR                                              |                         |                                                                                |      |         |                    |      |
| Threshold voltage                               | VFRTH                   |                                                                                | 4    |         | 8                  | V    |
| Input bias current                              | lb(FR)                  |                                                                                | -5   |         |                    | μΑ   |
| Current limit                                   |                         |                                                                                |      |         |                    |      |
| LIM pin current limit level                     | ILIM                    | Rf = $0.5\Omega$ , Hall input logic fixed (U, V, W = H, H, L)                  |      | 1       |                    | Α    |
| Saturation                                      |                         |                                                                                |      |         |                    |      |
| Saturation prevention circuit lower set voltage | V <sub>O</sub> sat(DET) | $R_L = 560\Omega$ (Y), $R_f = 0.5\Omega$<br>Voltage between each OUT and RF    |      | 0.28    |                    | V    |
| FG Amplifier                                    |                         |                                                                                |      |         |                    |      |
| Output "High" voltage                           | Vfgoh(SH)               |                                                                                | 11.8 |         |                    | .,   |
| Output "Low" voltage                            | Vfgol(SH)               |                                                                                |      |         | 0.3                | V    |
| Hysteresis width                                | Vhys                    |                                                                                |      | 23      | _                  | mV   |
| TSD operating temperature                       | TTSD                    | Design target value*                                                           |      | 170     | _                  | °C   |

<sup>\*:</sup> T-TSD is not measured because it stands for design target.

# **Package Dimensions**

unit : mm 3037C





#### **Truth Table and Control Function**

| Course Cink |                   |      | FR   |      |    |
|-------------|-------------------|------|------|------|----|
|             | $Source \to Sink$ | U    | V    | W    | FK |
| _           | $V\toW$           |      | - 11 |      | Н  |
| 1           | $W\toV$           | Н    | Н    | L    | L  |
| 2           | $U\toW$           | Н    | L    | L    | Н  |
|             | $W\toU$           | П    | L    | L    | L  |
| 3           | $U\toV$           | - 11 |      | - 11 | Н  |
| 3           | V → U H           | L    | Н    | L    |    |
| 4           | $W\toV$           | L    |      | 11   | Н  |
| 4           | $V\toW$           | L    | L    | Н    | L  |
| 5           | $W\toU$           | L    | Н    | Н    | Н  |
| 5           | $U\toW$           | L    | П    | Г.   | L  |
| 6           | $V\toU$           | L    | Н    | L    | Н  |
| О           | $U\toV$           | L    | п    | L    | L  |

Note: "H" in the FR column represents a voltage of 8V or more. "L" represents a voltage of 4V or less. (At V<sub>CC</sub>=12V)

Note: "H" under the Hall Input columns represents a state in which "+" has a potential which is higher by 0.01V or more than that of the "-" phase inputs. Conversely "L" represents a state in which "+" has a potential which is lower by 0.01V or more than that of the "-" phase inputs.

Note: Since a 180° energized system is used as a drive system, other phases than the sink and source are not OFF.

# Pin Assignment



Top view

### LB11988D

# **Pin Functions**

| Pin Name                             | Pin<br>No. | Input/Output Equivalent Circuit                                   | Pin Functions                                                                                                                                                                                                                                                                                                                                                                                                                  |
|--------------------------------------|------------|-------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>CC</sub>                      | 1          |                                                                   | Power supply pin for supplying power to all circuits expect output section in IC; this voltage must be stabilized so as to eliminate ripple and noise.                                                                                                                                                                                                                                                                         |
| GND                                  | 11         |                                                                   | GND for others than the output transistor.  Minimum potential of output transistor is at RF pin                                                                                                                                                                                                                                                                                                                                |
| U <sub>IN</sub> +, U <sub>IN</sub> - | 7, 6       | Each (+) input  (7)  Each (-) input  (6)                          | U-phase Hall device input pin;<br>logic "H" presents IN+>IN-                                                                                                                                                                                                                                                                                                                                                                   |
| V <sub>IN</sub> +, V <sub>IN</sub> - | 5, 4       | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$            | V-phase Hall device input pin;<br>logic "H" presents IN+>IN-                                                                                                                                                                                                                                                                                                                                                                   |
| W <sub>IN</sub> +, W <sub>IN</sub> - | 3, 2       |                                                                   | W-phase Hall device input pin;<br>logic "H" presents IN+>IN-                                                                                                                                                                                                                                                                                                                                                                   |
| U <sub>OUT</sub>                     | 16         |                                                                   | U-phase output pin.                                                                                                                                                                                                                                                                                                                                                                                                            |
| V <sub>OUT</sub>                     | 15         |                                                                   | V-phase output pin.                                                                                                                                                                                                                                                                                                                                                                                                            |
| $W_{OUT}$                            | 14         |                                                                   | W-phase output pin.                                                                                                                                                                                                                                                                                                                                                                                                            |
|                                      |            | — • • 20) ∨s √ <sup>∨</sup> CC                                    | (Built-in spark killer diode)                                                                                                                                                                                                                                                                                                                                                                                                  |
| RF                                   | 19         | Each OUT  16 15 14  Lower oversaturation prevention circuit block | Output current detection pin.  Connecting Rf between this pin and GND activates current limiting circuit. Then the lower over-saturation prevention circuit is activated in accordance with this pin voltage. Since the over-saturation prevention level is set with this voltage, the lower over-saturation prevention effect may deteriorate in the high current range if the Rf value is reduced to an extremely low level. |
| VS                                   | 20         |                                                                   | Power supply pin for supplying power to output section in IC.                                                                                                                                                                                                                                                                                                                                                                  |
| EE                                   | 12         | 200Ω<br>FR 12<br>W                                                | Forward/Reverse switching pin.                                                                                                                                                                                                                                                                                                                                                                                                 |

Continued on next page.

# LB11988D

| Continued | from    | preceding page. |  |
|-----------|---------|-----------------|--|
| Commuca   | 11()111 | Dieceding Dage. |  |

| Continued from | ii preceding | page.                                   |                                                                                         |
|----------------|--------------|-----------------------------------------|-----------------------------------------------------------------------------------------|
| Pin Name       | Pin<br>No.   | Input/Output Equivalent Circuit         | Pin Functions                                                                           |
| FC             | 9            | VCC<br>Gyo<br>9 FC                      | Frequency characteristics compensation pin for over-saturation prevention circuit loop. |
| FGS            | 13           | VCC | FG amplifier output pin. Resistive load provided internally.                            |



ON Semiconductor and the ON logo are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equa