# **STK672-410**

# **Thick-Film Hybrid IC 2-phase Stepping Motor Driver**



#### **Overview**

The STK672-410 is a hybrid IC for use as a unipolar, 2-phase stepping motor driver with PWM current control.

## **Applications**

• Office photocopiers, printers, etc.

## **Features**

- Entry of external clock is enough to activate the micro step sinusoidal driver.
- The excitation mode of 2, 1-2, W1-2, 2W1-2, or 4W1-2 can be selected with the external pin.
- The 4-phase distributor switching timing can be set to occur either on both rising and falling edge detection or on rising edge detection only with an external pin (MODE3).
- A phase holding function is provided to prevent phase skip during switching of excitation in the course of operation.
- The motor current is set by a voltage divider formed by an external resistor connected to the Vref pin.
- The CLK input pin is provided with an internal noise filtering circuit in addition to a Schmidt circuit to increase the margin for extraneous noise.
- When set low, the ENABLE pin turns off the motor drive current for all phases and retains the phase excitation state.

# **Specifications**

# **Absolute Maximum Ratings** at Tc = 25°C



Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

#### **Allowable Operating Ranges** at Ta=25°C



#### **Electrical Characteristics** at Tc=25°C, V<sub>CC</sub>=24V, V<sub>DD</sub>=5.0V



Notes: A fixed-voltage power supply must be used.

The value of Item 1 is the design target and not measured.

# **Package Dimensions**

unit:mm (typ)



Derating Curve of Motor Current, IOH, vs. STK672-410 Operating Substrate Temperature, Tc



Notes

- The current range given above represents conditions when output voltage is not in the avalanche state.
- If the output voltage is in the avalanche state, see the allowable avalanche energy for STK672-4\*\* series hybrid ICs given in a separate document.
- The operating substrate temperature, Tc, given above is measured while the motor is operating. Because Tc varies depending on the ambient temperature, Ta, the value of IOH, and the continuous or intermittent operation of IOH, always verify this value using an actual set.

# **Block Diagram**



# **Sample Application Circuit**



# **Precautions**

[Internal MOSFET Destruction]

• The internal MOSFFET gate voltage is supplied from the 5V power supply. If the 5V power supply voltage is below its allowable operating voltage range, the resultant insufficient gate drive state may destroy the MOSFET.

[GND wiring]

- To reduce noise in the 24V system, locate the ground side of CO1 in the circuit above as close as possible to pins 2 and 6 on the hybrid IC. Also, to assure that the current is set accurately, the Vref ground side must be connected to a ground point that is a shared connection between the ground pin (pin 18, S.G) used for the current setting and P.G1 and P.G2.
- If the VSS pin (pin 16) near the driver, the S.G pin (pin 18), the P.G1 pin (pin 2), and the P.G2 pin (pin 6) cannot be connected to a single-point ground, connect the VSS pin to the control system S.GND, and the S.G pin to the P.G1 pin and the P.G2 pin.

[Input pins]

- The voltage range for the input pins is -0.3 to +5.8V. Design applications so that voltages lower than -0.3V and higher than 5.8V are never applied to the input pin.
- Do not connect any of the NC pins (pins 7, and 8) shown in the internal equivalent circuit block diagram to the circuit pattern on the printed circuit board.
- Connect a resistor (1kΩ) so that discharge energy of capacitor CO2 does not enter the hybrid IC.
- Inputs to pins 10, 11, 12, 13, 14, 15, and 17 are signal whose high level is 2.5V. Both TTL and CMOS inputs are supported.
- Internal pull-up resistors are not provided for the input pins. If this hybrid IC's inputs are controlled by open-collector type circuits, external pull-up resistors must be provided.
- If resistors are connected in series with the inputs, insert capacitors between the inputs and ground to prevent malfunctions due to the hybrid IC's switching noise.
- In the application circuit example, a simple reset circuit is formed by D1, RO3, CO2, and a 1kΩ resistor. This circuit will not create a reset signal if the 5V supply voltage drops briefly. This circuit structure requires the 5V supply voltage to fall below 0.6V to operate.

Connect the hybrid IC directly to  $V_{\text{DD}}$  to use the hybrid IC's power on reset function.

• A power on reset operation must be applied when the 5V power supply level is first applied.

[Vref Current Setting]

- To reduce the influence of input impedance  $200k\Omega$  input current of the terminal Vref, RO1 recommends about 1k $\Omega$ .
- We recommend using the following circuit to temporarily reduce the motor current.
- Although the driver provides a constant current control function, it does not have an overcurrent protection function to assure that the maximum output current,  $IOH$  max, is not exceeded. If Vref is set by mistake to a voltage that such that IOH max is exceeded, the driver will draw excessive current and the device will be destroyed.
- If the Vref pin (pin 19) is left open, the Vref voltage will be set to about 2.5V. With the STK672-400, the motor current will then be about 1.8A. With the STK672-410, the motor current will be about 3.2A. These current settings are close to  $I$ <sub>OH</sub> max.



#### [Setting the motor current]

The motor current is set by the hybrid IC's pin 19V, Vref. The formula shows below gives the relationship between IOH and Vref.

Vref = VDD-(IOH × Rs × K) ···························································································································· (1)

K: 6.55 (voltage divider ratio)

Rs:  $0.122\Omega$  (hybrid IC internal current detection resistance: precision =  $\pm 3\%$ )





#### **Function Table**



#### **CWB pin**







# **Timing Charts**





## **Usage Notes**

1. Input pins and functional overview

#### [Input pins]



#### 2. Input signal functions

[CLK (Phase switching clock)]

- (1) Input frequency: DC to 50kHz
- (2) Minimum pulse width: 10µs
- (3) Pulse width duty: 40 to 60%
- (4) Pin circuit type: TTL level Schmitt trigger input
- (5) A multi-stage noise exclusion circuit is included.
- (6) Function
	- $\bullet$  M3:1

When M3 is 1:The excitation phase is advanced one step on each CLK signal rising edge.

• M3:0

When M3 is 0:The excitation phase is advanced one step alternately on each CLK signal rising or falling edge.

• Timing chart



[CWB (Motor direction setting)]

- (1) Pin circuit type: TTL level Schmitt trigger input
- (2) Function
	- When  $CWB = 0$ : The motor turns in the clockwise direction
	- When CWB = 1: The motor turns in the counterclockwise direction
- (3) Note: The value of the CWB input must not be changed in the period from 7µs before a CLK input rising or falling edge until 7µs after that edge.

[ENABLE (Forces the excitation drive outputs A, AB, B, and BB to the off state and selects the hybrid IC's internal state to be operating or hold)]

(1) Pin circuit type: TTL level Schmitt trigger input

(2) Function

- a) When ENABLE is 1: Normal operating state
- b) When ENABLE is 0: The motor current is turned off and the excitation drive output is turned off forcibly. At this time, the hybrid IC's system clock is stopped and the hybrid IC is not influenced by changes to any input pins other than the reset input.



[MODE1, MODE2, and MODE3 (Excitation mode and timing mode selection)]

- (1) Pin circuit type: TTL level Schmitt trigger input
- (2) Excitation mode selection (See the application circuit example page for details on excitation mode selection.)

(3) Valid mode setting timing: Do not change the mode within the ±7µs period around any rising or falling edge on the CLK input signal.



Mode Setting Acquisition Timing

[RESET (Whole system reset)]

- (1) Pin circuit type: TTL level Schmitt trigger input
- (2) Function: The reset signal to this hybrid IC's internal sequencer can be selected to be either the hybrid IC internal power-on reset function or an external signal. To operate the hybrid IC internal sequencer from the hybrid IC internal power-on reset signal, connect the hybrid IC's pin 14 to  $V_{DD}$ . The hybrid IC internal reset signal is generated with a timing such that it is output to internal circuits when V<sub>DD</sub> is in the range 2.9 to 3.9V.

 Alternatively, if an external signal is used as the reset signal, it must have the timing relative to the rise of the VDD voltage shown in the figure below. Note that the reset pulse must have a pulse width of at least 10µs.

• External reset and power supply application sequence



[Vref (Sets the current that is used as the reference for setting the output current)]

(1) Pin circuit type: Analog input (differential amplifier). Input resistance: 200kΩ

(2) Function: The input voltage must be in the voltage range from the control system power supply  $V_{DD}$  to 2V. Note that there is a resistance component (200kΩ, typical) in this hybrid IC's input and that therefore an input current occurs.

> If the Vref voltage structure is formed as a resistor voltage divider, that circuit must be designed to take that input current into account. The input current is 12.5µA (typical). Note that this is the current when Vref is 5V. The input current falls according to the formula shown below when the Vref voltage is below that level.

Ios=Vref/(200k+200k) --------- (1)

• Input circuit structure





HIC internal loss calculation of STK672-410 The internal average power loss in the excitation modes of STK672-400 is calculated as follows:



Vsat: Synthetic voltage of Ron voltage drop + Synthetic voltage of current detection resistance Vdf: Synthetic voltage of FET body diode Vdf + Synthetic voltage of current detection resistance CLOCK: Input clock CLK (reference frequency before splitting into four phases)

t1, t2, and t3 are waveforms shown in the following figure:

- t1: Time till the winding current reaches the set value  $(I<sub>OH</sub>)$ .
- t2: Time for the constant-current control (PWM) region
- t3: Time from the phase signal OFF up to regenerative consumption of the counter electromotive force



Motor COM Current Waveform Model



# **STK672-410**



Enter the value of Vsat and Vdf from Vsat vs IOH and Vdf vs IOH graphs for the set current value of IOH. Compare the HIC average power loss thus determined with the ΔTc vs Pd graph to determine whether the heat sink is necessary. See the section on STK672-410 thermal design section later in this document for details on heat sink design. The value HIC for the average power loss PdAV is the loss when the device is not in the avalanche state. To add the avalanche state loss, add the STK672-410 avalanche energy allowable value from equation (2) to the PdAV value above. When the fin is not used, the HIC substrate temperature Tc changes because of the effect of air convection, etc. Be sure to check temperature rise with the set.

[Calculating PAVL, the average power loss in the avalanche state]

The average power loss in the avalanche state, PAVL, is given by formula (4-2), which is the expression for the loss, PAVL, in the avalanche state during constant-current chopping operation multiplied by the chopping frequency.

PAVL=VDSS×IAVL×0.5×tAVL×fc······································································································(4-2)

fc: Hz (Use the maximum PWM frequency for the STK672-400 series.)

The values for VDSS, IAVL, and tAVL must be observed with an oscilloscope in an actual operating circuit based on the STK672-410 series device, and those values must then be substituted into these equations.

The PAVL added differs for the different excitation modes: for modes other than 2 phase excitation, multiply PAVL by the following constant and then add to the hybrid IC internal average power loss.





STK672-410 Output saturation voltage, Vsat - Output current, IOH

STK672-410 Forward voltage, Vdf -Output current, IOH



Substrate temperature rise, ΔTc (no heat sink) - Internal average power dissipation, PdAV



#### 4. STK672-410 Allowable Avalanche Energy Value

(1) Allowable Range in Avalanche Mode

When driving a 2-phase stepping motor with constant current chopping using an STK672-400 hybrid IC, the waveforms shown in Figure 1 below result for the output current, ID, and voltage, VDS.



Figure 1 Output Current, I<sub>D</sub>, and Voltage, V<sub>DS</sub>, Waveforms 1 of the STK672-400 Series when Driving a 2-Phase Stepping Motor with Constant Current Chopping

When operations of the MOSFET built into STK672-400 Series ICs is turned off for constant current chopping, the ID signal falls like the waveform shown in the figure above. At this time, the output voltage, VDS, suddenly rises due to electromagnetic induction generated by the motor coil.

In the case of voltage that rises suddenly, voltage is restricted by the MOSFET VDSS. Voltage restriction by VDSS results in a MOSFET avalanche. During avalanche operations, ID flows and the instantaneous energy at this time, EAVL1, is represented by Equation (4-1).

EAVL1=VDSS×IAVL×0.5×tAVL ------------------------------------------- (4-1) VDSS: V units, IAVL: A units, tAVL: sec units The coefficient 0.5 in Equation (4-1) is a constant required to convert the IAVL triangle wave to a square wave.

During STK672-400 Series operations, the waveforms in the figure above repeat due to the constant current chopping operation. The allowable avalanche energy, EAVL, is therefore represented by Equation (4-2) used to find the average power loss, PAVL, during avalanche mode multiplied by the chopping frequency in Equation  $(4-1)$ .

PAVL=VDSS×IAVL×0.5×tAVL×fc ------------------------------------------- (4-2) fc: Hz units (fc is set to the PWM frequency of 62.5kHz.)

For V<sub>DSS</sub>, IAVL, and tAVL, be sure to actually operate the STK672-400 Series and substitute values when operations are observed using an oscilloscope.

Ex. If  $VDSS=110V$ , IAVL=0.8A, tAVL=0.2µs when using a STK672-410 driver, the result is: PAVL= $110\times0.8\times0.5\times0.2\times10^{-6}\times62.5\times10^{3}=0.55W$ 

VDSS=110V is a value actually measured using an oscilloscope.

The allowable loss range for the allowable avalanche energy value, PAVL, is shown in the graph in Figure 3. When examining the avalanche energy, be sure to actually drive a motor and observe the ID, VDSS, and tAVL waveforms during operation, and then check that the result of calculating Equation (4-2) falls within the allowable range for avalanche operations.

(2) ID and VDSS Operating Waveforms in Non-avalanche Mode

Although the waveforms during avalanche mode are given in Figure 1, sometimes an avalanche does not result during actual operations.

Factors causing avalanche are listed below.

- Poor coupling of the motor's phase coils (electromagnetic coupling of A phase and AB phase, B phase and BB phase).
- Increase in the lead inductance of the harness caused by the circuit pattern of the P.C. board and motor.

• Increases in VDSS, tAVL, and IAVL in Figure 1 due to an increase in the supply voltage from 24V to 36V. If the factors above are negligible, the waveforms shown in Figure 1 become waveforms without avalanche as shown in Figure 2.

Under operations shown in Figure 2, avalanche does not occur and there is no need to consider the allowable loss range of PAVL shown in Figure 3.



ITF02558

Figure 2 Output Current, I<sub>D</sub>, and Voltage, V<sub>DS</sub>, Waveforms 2 of the STK672-400 when Driving a 2-Phase Stepping Motor with Constant Current Chopping

Figure 3 Allowable Loss Range, PAVL-IOH During STK672-410 Avalanche Operations



Note:

The operating conditions given above represent a loss when driving a 2-phase stepping motor with constant current chopping.

Because it is possible to apply 3W or more at  $IOH=0A$ , be sure to avoid using the MOSFET body diode that is used to drive the motor as a zener diode.

Consider using these devices in the usage ranges for an operating substrate temperature Tc of 105°C.

#### 5. STK672-410 Thermal design

[Operating range in which a heat sink is not used]

Use of a heat sink to lower the operating substrate temperature of the HIC (Hybrid IC) is effective in increasing the quality of the HIC.

The size of heat sink for the HIC varies depending on the magnitude of the average power loss, PdAV, within the HIC. The value of PdAV increases as the output current increases. To calculate PdAV, refer to "Calculating Internal HIC Loss for the STK672-410" in the specification document.

Calculate the internal HIC loss, PdAV, assuming repeat operation such as shown in Figure 1 below, since conduction during motor rotation and off time both exist during actual motor operations.



Figure 1 Motor Current Timing

T1: Motor rotation operation time

T2: Motor hold operation time

T3: Motor current off time

T2 may be reduced, depending on the application.

T0: Single repeated motor operating cycle

I<sub>O</sub>1 and I<sub>O</sub>2: Motor current peak values

Due to the structure of motor windings, the phase current is a positive and negative current with a pulse form. Note that figure 1 presents the concepts here, and that the on/off duty of the actual signals will differ.

The hybrid IC internal average power dissipation PdAV can be calculated from the following formula.

$$
PdAV = (T1 \times P1 + T2 \times P2 + T3 \times 0) \div TO
$$

(Here, P1 is the PdAV for  $I_{\Omega}1$  and P2 is the PdAV for  $I_{\Omega}2$ )

If the value calculated using Equation (I) is 1.5W or less, and the ambient temperature, Ta, is  $60^{\circ}$ C or less, there is no need to attach a heat sink. Refer to Figure 2 for operating substrate temperature data when no heat sink is used.

#### [Operating range in which a heat sink is used]

Although a heat sink is attached to lower Tc if PdAV increases, the resulting size can be found using the value of θc-a in Equation (II) below and the graph depicted in Figure 3.

θc-a= (Tc max-Ta) ÷PdAV ---------------------------- (II)

Tc max: Maximum operating substrate temperature = $105^{\circ}$ C

Ta: HIC ambient temperature

Although a heat sink can be designed based on equations (I) and (II) above, be sure to mount the HIC in a set and confirm that the substrate temperature, Tc, is 105°C or less.

The average HIC power loss, PdAV, described above represents the power loss when there is no avalanche operation. To add the loss during avalanche operations, be sure to add Equation (4-2), "Allowable STK672-400 Avalanche Energy Value", to PdAV.





Figure 3 Heat sink area (thickness: 2mm) - θc-a



#### 6. STK672-400 and 410 Ambient Temperature Ta Package Power Loss PdPK Derating Curve

The package power loss PdPK is the internal average power loss PdAV that is allowed without a heat sink. The figure below shows the power loss PdPK that is allowable as the ambient temperature Ta changes. At Ta=25°C a power loss of 3.1W is allowable, and at Ta=60°C, 1.75W is allowable.



STK672-400 and 410 package power loss PdPK (no heat sink) - Ambient temperature Ta

ON Semiconductor and the ON logo are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.