

# ML145159 Serial-Input PLL Frequency Synthesizer with Analog Phase Detector

#### INTERFACES WITH DUAL-MODULUS PRESCALERS

Legacy Device: Motorola MC145159-1

The ML145159 has a programmable 14—bit reference counter, as well as fully programmable divide—by—N/divide—by—A counters. The counters are programmed serially through a common data input and latched into the appropriate counter latch, according to the last data bit (control bit) entered.

When combined with a loop filter and VCO, this device can provide all the remaining functions for a PLL frequency synthesizer operating up to the device's frequency limit. For higher VCO frequency operations, a down mixer or a dual–modulus prescaler can be used between the VCO and the PLL.

- Operating Temperature Range: TA 40° to 85°C
- Low Power Consumption Through Use of CMOS Technology
- 3.0 to 9.0 V Supply Range
- On– or Off–Chip Reference Oscillator Operation
- Compatible with the Serial Peripheral Interface (SPI) on CMOS MCUs
- $\div$  R Range = 3 to 16383
- $\div$  N Range = 16 to 1023, P A Range = 0 to 127
- High-Gain Analog Phase Detector
- See Application Note AN969

#### **PIN ASSIGNMENTS**





**Note**: Lansdale lead free (**Pb**) product, as it becomes available, will be identified by a part number prefix change from **ML** to **MLE**.

#### **BLOCK DIAGRAM**



<sup>\*</sup> FSO is not and cannot be used as a digital phase detector output.

#### MAXIMUM RATINGS\* (Voltages Referenced to VSS)

| Symbol                             | Parameter                                               | Value                          | Unit |
|------------------------------------|---------------------------------------------------------|--------------------------------|------|
| V <sub>DD</sub>                    | DC Supply Voltage                                       | - 0.5 to + 10                  | V    |
| V <sub>in</sub> , V <sub>out</sub> | Input or Output Voltage (DC or Transient)               | - 0.5 to V <sub>DD</sub> + 0.5 | V    |
| I <sub>in</sub> , I <sub>out</sub> | Input or Output Current (DC or Transient), per Pin      | ± 10                           | mA   |
| I <sub>DD</sub> , I <sub>SS</sub>  | Supply Current, V <sub>DD</sub> or V <sub>SS</sub> Pins | ± 30                           | mA   |
| PD                                 | Power Dissipation, per Package                          | 500                            | mW   |
| T <sub>stg</sub>                   | Storage Temperature                                     | - 65 to + 150                  | °C   |
| TL                                 | Lead Temperature (8-Second Soldering)                   | 260                            | °C   |

 $<sup>^{\</sup>star}$  Maximum Ratings are those values beyond which damage to the device may occur.

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation it is recommended that  $V_{in}$  and  $V_{out}$  be constrained to the range  $V_{SS} \leq (V_{in} \mbox{ or } V_{out}) \leq V_{DD}.$ 

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either V<sub>SS</sub> or V<sub>DD</sub>).

ELECTRICAL CHARACTERISTICS (Voltages Referenced to VSS except ICR and IAPD which are referenced to VSS')

|                                                                                                                                                                     |         |                  |                 | – 40°C 25°                 |                      | 5°C 85°C                   |                      | °C                         |                      |      |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------------------|-----------------|----------------------------|----------------------|----------------------------|----------------------|----------------------------|----------------------|------|
| Characteristic                                                                                                                                                      |         | Symbol           | V <sub>DD</sub> | Min                        | Max                  | Min                        | Max                  | Min                        | Max                  | Unit |
| Power Supply Voltage Range                                                                                                                                          |         | V <sub>DD</sub>  | _               | 3                          | 9                    | 3                          | 9                    | 3                          | 9                    | V    |
| Output Voltage  V <sub>in</sub> = 0 V or V <sub>DD</sub> I <sub>out</sub> = 0 µA                                                                                    | 0 Level | VOL              | 3<br>5<br>9     | _<br>_<br>_                | 0.05<br>0.05<br>0.05 | _<br>_<br>_                | 0.05<br>0.05<br>0.05 | _<br>_<br>_                | 0.05<br>0.05<br>0.05 | V    |
| (Except OSC <sub>out</sub> and APD <sub>out</sub> )                                                                                                                 | 1 Level | VOH              | 3<br>5<br>9     | 2.95<br>4.95<br>8.95       | _<br>_<br>_          | 2.95<br>4.95<br>8.95       | _<br>_<br>_          | 2.95<br>4.95<br>8.95       | _<br>_<br>_          |      |
| Output Voltage OSC <sub>out</sub> V <sub>in</sub> = 0 V or V <sub>DD</sub>                                                                                          | 0 Level | V <sub>OL</sub>  | 3<br>5<br>9     | _<br>_<br>_                | 0.9<br>1.5<br>2.7    | _<br>_<br>_                | 0.9<br>1.5<br>2.7    | _<br>_<br>_                | 0.9<br>1.5<br>2.7    | V    |
|                                                                                                                                                                     | 1 Level | VOH              | 3<br>5<br>9     | 2.1<br>3.5<br>6.3          | _<br>_<br>_          | 2.1<br>3.5<br>6.3          | _<br>_<br>_          | 2.1<br>3.5<br>6.3          | _<br>_<br>_          |      |
| ∆Voltage, V <sub>CH</sub> – V <sub>APDout</sub> , I <sub>APDout</sub> ≈ 0 μA                                                                                        |         | ΔV               | _               | _                          | _                    | _                          | 1.05                 | _                          |                      | V    |
| Input Voltage  V <sub>out</sub> = 0.5 V or V <sub>DD</sub> – 0.5 V  (All Outputs Except OSC <sub>out</sub> )                                                        | 0 Level | VIL              | 3<br>5<br>9     | _<br>_<br>_                | 0.9<br>1.5<br>2.7    | _<br>_<br>_                | 0.9<br>1.5<br>2.7    | _<br>_<br>_                | 0.9<br>1.5<br>2.7    | V    |
|                                                                                                                                                                     | 1 Level | VIH              | 3<br>5<br>9     | 2.1<br>3.5<br>6.3          | _<br>_<br>_          | 2.1<br>3.5<br>6.3          | _<br>_<br>_          | 2.1<br>3.5<br>6.3          | _<br>_<br>_          |      |
| Input Voltage* — OSC <sub>in</sub><br>$V_O = 2.1 \text{ V or } 0.9 \text{ V}$<br>$V_O = 3.5 \text{ V or } 1.5 \text{ V}$<br>$V_O = 6.3 \text{ V or } 2.7 \text{ V}$ | 0 Level | V <sub>IL</sub>  | 3<br>5<br>9     |                            | 0<br>0<br>0          | _                          | 0<br>0<br>0          | _                          | 0<br>0<br>0          | V    |
| $V_O = 0.9 \text{ V or } 2.1 \text{ V}$<br>$V_O = 1.5 \text{ V or } 3.5 \text{ V}$<br>$V_O = 2.7 \text{ V or } 6.3 \text{ V}$                                       | 1 Level | VIH              | 3<br>5<br>9     | 3.0<br>5.0<br>9.0          | _<br>_<br>_          | 3.0<br>5.0<br>9.0          |                      | 3.0<br>5.0<br>9.0          |                      | V    |
| Output Current — MC  Vout = 2.7 V  Vout = 4.6 V  Vout = 8.5 V                                                                                                       | Source  | IOH              | 3<br>5<br>9     | - 0.60<br>- 0.90<br>- 1.50 | _<br>_<br>_          | - 0.50<br>- 0.75<br>- 1.25 | _<br>_<br>_          | - 0.30<br>- 0.50<br>- 0.80 |                      | mA   |
| V <sub>out</sub> = 0.3 V<br>V <sub>out</sub> = 0.4 V<br>V <sub>out</sub> = 0.5 V                                                                                    | Sink    | lOL              | 3<br>5<br>9     | 1.30<br>1.90<br>3.80       | _<br>_<br>_          | 1.10<br>1.70<br>3.30       | _<br>_<br>_          | 0.66<br>1.08<br>2.10       | _<br>_<br>_          |      |
| Output Current, $C_R$ , $V_{CR} = 4.5 \text{ V}$ , $R_R = 240 \text{ k}$                                                                                            |         | ICR              | 9               | _                          | _                    | - 90                       | - 110                | _                          | _                    | μΑ   |
| Output Current, APD <sub>out</sub><br>$R_O = 240 \text{ k}, V_{CH} = 0 \text{ V}, V_{APDout} = 4.5 \text{ V}$                                                       |         | I <sub>APD</sub> | 9               | _                          | _                    | 170                        | 350                  | _                          | _                    | μА   |
| Output Current — Other Outputs  V <sub>Out</sub> = 2.7 V  V <sub>out</sub> = 4.6 V  V <sub>out</sub> = 8.5 V                                                        | Source  | IOH              | 3<br>5<br>9     | - 0.44<br>- 0.64<br>- 1.30 | _<br>_<br>_          | - 0.35<br>- 0.51<br>- 1.00 | _<br>_<br>_          | - 0.22<br>- 0.36<br>- 0.70 | _<br>_<br>_          | mA   |
| V <sub>out</sub> = 0.3 V<br>V <sub>out</sub> = 0.4 V<br>V <sub>out</sub> = 0.5 V                                                                                    | Sink    | lOL              | 3<br>5<br>9     | 0.44<br>0.64<br>1.30       | _<br>_<br>_          | 0.35<br>0.51<br>1.00       | _<br>_<br>_          | 0.22<br>0.36<br>0.70       | _<br>_<br>_          |      |
| Input Current — Data, CLK, ENB                                                                                                                                      |         | l <sub>in</sub>  | 9               | _                          | ± 0.3                | _                          | ± 0.1                | _                          | ± 1.0                | μΑ   |
| Input Current — f <sub>in</sub> , OSC <sub>in</sub>                                                                                                                 |         | l <sub>in</sub>  | 9               | ±2                         | ± 50                 | ±2                         | ± 25                 | ± 2                        | ± 22                 | μA   |
| Input Capacitance                                                                                                                                                   |         | C <sub>in</sub>  |                 | _                          | 10                   | _                          | 10                   |                            | 10                   | pF   |
| Three–State Output Capacitance — FSO                                                                                                                                |         | C <sub>out</sub> | _               | _                          | 10                   | _                          | 10                   |                            | 10                   | pF   |
| Quiescent Current $V_{in} = 0 \text{ V or V}_{DD}$ $I_{out} = 0  \mu\text{A}$                                                                                       |         | I <sub>DD</sub>  | 3<br>5<br>9     | _<br>_<br>_                | 800<br>1200<br>1600  | _<br>_<br>_                | 800<br>1200<br>1600  | <u>-</u>                   | 1600<br>2400<br>3200 | μΑ   |
| Three–State Leakage Current, Vout = 0 V or 9 V                                                                                                                      | v       | loz              | 9               | _                          | ± 0.3                | _                          | ± 0.1                | _                          | ± 3.0                | μА   |

<sup>\*</sup> DC coupled square wave.

#### SWITCHING CHARACTERISTICS (T<sub>A</sub> = 25°C, $C_L$ = 50 pF)

| Characteristic                                                       | Figure<br>No. | Symbol                                 | V <sub>DD</sub> | Min            | Max             | Unit |
|----------------------------------------------------------------------|---------------|----------------------------------------|-----------------|----------------|-----------------|------|
| Output Rise Time — MC                                                | 4, 9          | tтьн                                   | 3<br>5<br>9     | _<br>_<br>_    | 115<br>60<br>40 | ns   |
| Output Fall Time — MC                                                | 4, 9          | <sup>t</sup> THL                       | 3<br>5<br>9     | _<br>_<br>_    | 60<br>34<br>30  | ns   |
| Output Rise and Fall Time — LD and SR <sub>out</sub>                 | 4, 9          | tTLH,<br>tTHL                          | 3<br>5<br>9     | _<br>_<br>_    | 140<br>80<br>60 | ns   |
| Propagation Delay Time — fin to MC                                   | 5, 9          | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | 3<br>5<br>9     | _<br>_<br>_    | 125<br>80<br>50 | ns   |
| Setup Times — Data to CLK                                            | 6             | t <sub>su</sub>                        | 3<br>5<br>9     | 30<br>20<br>18 | _<br>_<br>_     | ns   |
| CLK to ENB                                                           |               |                                        | 3<br>5<br>9     | 70<br>32<br>25 | _<br>_<br>_     |      |
| Hold Time — CLK to Data                                              | 6             | <sup>t</sup> h                         | 3<br>5<br>9     | 12<br>12<br>15 | _<br>_<br>_     | ns   |
| Recovery Time — ENB to CLK                                           | 6             | t <sub>rec</sub>                       | 3<br>5<br>9     | 5<br>10<br>20  | _<br>_<br>_     | ns   |
| Input Rise and Fall Times — CLK, OSC <sub>in</sub> , f <sub>in</sub> | 7             | t <sub>r</sub> , t <sub>f</sub>        | 3<br>5<br>9     | _<br>_<br>_    | 5<br>2<br>0.5   | μs   |
| Input Pulse Width — ENB and CLK                                      | 8             | t <sub>W</sub>                         | 3<br>5<br>9     | 40<br>35<br>25 | _<br>_<br>_     | ns   |

NOTE: Refer to the graphs and text in application note AN969 for maximum frequency information.

#### PIN DESCRIPTIONS

#### **INPUT PINS**

### OSC<sub>in</sub>, OSC<sub>out</sub> Oscillator Input and Oscillator Output (PDIP, SOG – Pins 2, 3; SSOP – Pins 7, 8)

These pins form an on–chip reference oscillator when connected to terminals of an external parallel–resonant crystal. Frequency–setting capacitors of appropriate value must be connected from  $OSC_{in}$  to VSS and  $OSC_{out}$  to VSS.  $OSC_{in}$  may also serve as input for an externally–generated reference signal. This signal will typically be AC coupled to  $OSC_{in}$ , but for larger amplitude signals (standard CMOS logic levels), DC coupling may also be used. In the external reference mode, no connection is required to  $OSC_{out}$ .

#### f<sub>in</sub> Frequency Input (PDIP, SOG – Pin 10, SSOP – Pin 15)

Input to the positive edge triggered divide–by–N and divide–by–A counters.  $f_{in}$  is typically derived from a dual–modulus prescaler and is AC coupled. This input has an inverter biased in the linear region to allow use with AC coupled signals as low as 500 mV peak–to–peak or direct coupled signals swinging from VDD to VSS.

#### **DATA**

#### Serial Data Input (PDIP, SOG – Pin 12, SSOP – Pin 17)

Counter and control information is shifted into this input. The last data bit entered goes into the one-bit control shift register. A logic 1 allows the reference counter information to be loaded into its 14-bit latch when ENB goes high. A logic 0 entered as the control bit disables the reference counter latch. The divide-by-A/divide-by-N counter latch is loaded, regardless of the contents of the control register, when ENB goes high. The data entry format is shown in Figure 1.

#### **ENB**

## Transparent Latch Enable (PDIP, SOG – Pin 13, SSOP – Pin 18)

A logic high on this input allows data to be entered into the divide—by—A/divide—by—N latch and, if the control bit is high, into the reference counter latch. Counter programming is unaffected when ENB is low. ENB should be kept normally low and pulsed high to transfer data to the latches.

#### CLK

#### Shift Register Clock (PDIP, SOG – Pin 11, SSOP – Pin 16)

A low—to—high transition on this input shifts data from the serial data input into the shift registers.

#### **COMPONENT PINS**

#### CR Ramp Capacitor (PDIP, SOG – Pin 15, SSOP – Pin 20)

The capacitor connected from this pin to VSS' is charged linearly, at a rate determined by RR. The voltage on this capacitor is proportional to the phase difference of the frequencies present at the internal phase detector inputs. A polystyrene or mylar capacitor is recommended.

#### RR Ramp Current Bias Resistor (PDIP, SOG – Pin 20, SSOP – Pin 5)

A resistor connected from this pin to VSS' determines the rate at which the ramp capacitor is charged, thereby affecting the phase detector gain (see Figure 2).

## C<sub>H</sub> Hold Capacitor (PDIP, SOG – Pin 18, SSOP – Pin 3)

The charge stored on the ramp capacitor is transferred to the capacitor connected from this pin to either V<sub>DD</sub>' or V<sub>SS</sub>'. The ratio of C<sub>R</sub> to C<sub>H</sub> should be large enough to have no effect on the phase detector gain (C<sub>R</sub> > 10 C<sub>H</sub>). A low–leakage capacitor should be used.

#### RO Output Bias Current Resistor (PDIP, SOG – Pin 1, SSOP – Pin 6)

A resistor connected from this pin to  $V_{SS}$ ' biases the output N-Channel transistor, thereby setting a current sink on the analog phase detector output. This resistor adjusts the APD<sub>out</sub> bias current (see Figure 3).

#### **OUTPUT PINS**

## APD<sub>out</sub> Analog Phase Detector Output (PDIP, SOG – Pin 17, SSOP – Pin 2)

This output produces a voltage that controls an external VCO. The voltage range of this output (VDD =  $\pm$  9 V) is from below  $\pm$  0.5 V to  $\pm$  8 V or more. The source impedance of this output is the equivalent of a source follower with an externally variable source resistor. The source resistor depends upon the output bias current controlled by the output bias current resistor, RO. The bias current is adjustable from 0.01 mA to 0.5 mA. The output voltage is not more than 1.05 V below the sampled point on the ramp. With a constant sample of the ramp voltage at 9 V and the hold capacitor of 50 pF, the instantaneous output ripple is about 5 mV peak—to—peak.



Figure 1. Data Entry Format

#### **CHARGE**

## Ramp Charge Indicator (PDIP, SOG – Pin 4, SSOP – Pin 9)

This output is high from the time f<sub>R</sub> goes high to the time f<sub>V</sub> goes high (f<sub>R</sub> and f<sub>V</sub> are the frequencies at the phase detector inputs). This high voltage indicates that the ramp capacitor, C<sub>R</sub>, is being charged.

#### **FSO**

## Three–State Frequency Steering Output (PDIP, SOG –Pin 6, SSOP – Pin 11)

If the counted down input frequency on  $f_{in}$  is higher than the counted down reference frequency of  $OSC_{in}$ , this output goes low. If the counted down VCO frequency is lower than that of the counted down  $OSC_{in}$ , this output goes high.

The repetition rate of the frequency steering output pulses is approximately equal to the difference of the frequencies of the two counted down inputs from the VCO and OSC<sub>in</sub>. See Application Note AN969 for further information.

#### LD

## Lock Detector Indicator (PDIP, SOG – Pin 9, SSOP – Pin 14)

This output is high during lock and goes low to indicate a non-lock condition. The frequency and duration of the non-lock pulses will be the same as either polarity of the frequency steering output.

#### MC

## **Dual Modulus Prescaler Control (PDIP, SOG – Pin 8, SSOP – Pin 13)**

The modulus control level is low at the beginning of a count cycle and remains low until the divide—by—A counter has counted down from its programmed value. At that time, the modulus control goes high and remains high until the divide—by—N counter has counted the rest of the way down from its programmed value (N – A additional counts since both divide—by—N and divide—by—A are counting down during the first portion of the cycle). Modulus control is then set back low, the counters preset to their respective programmed values, and the above sequence repeated. This provides for a total programmable divide value of NT = N • P + A, where P and P + 1

represent the dual modulus prescaler divide values respectively for high and low modulus control levels, N is the number programmed into the divide—by—N counter, and A is the number programmed into the divide—by—A counter.

#### SRout

## Shift Register Output (PDIP, SOG – Pin 14, SSOP – Pin 19)

This pin is the non–inverted output of the last stage of the 32–bit serial data shift register. It is not latched by the ENB line. If unused, SR<sub>Out</sub> should be floated.

#### **POWER SUPPLY**

#### V<sub>DD</sub>

#### Positive Power Supply (PDIP, SOG – Pin 5, SSOP – Pin 10)

Positive power supply input for all sections of the device except the analog phase detector. V<sub>DD</sub> and V<sub>DD</sub>' should be powered up at the same time to avoid damage to the ML145159. V<sub>DD</sub> must be tied to the same potential asV<sub>DD</sub>'.

#### VSS

## Negative Power Supply (PDIP, SOG – Pin 7, SSOP – Pin 12)

Circuit ground for all sections of the ML145159 except the analog phase detector.  $V_{SS}$  must be tied to the same potential as  $V_{SS}$ '.

#### Vss'

## Analog Phase Detector Circuit Ground (PDIP, SOG – Pin 16, SSOP – Pin 1)

Separate power supply and ground inputs are provided to help reduce the effects in the analog section of noise coming from the digital sections of this device and the surrounding circuitry.

#### V<sub>DD</sub>'

#### Analog Power Supply (PDIP, SOG – Pin 19, SSOP – Pin 4)

Separate power supply and ground inputs are provided to help reduce the effects in the analog section of noise coming from the digital sections of this device and the surrounding circuitry.





Figure 2. Charge Current vs Ramp Resistance

Figure 3. APDout Bias Current vs Output Resistance

#### **DESIGN EQUATION**

$$K_{\varphi} = \frac{ICHARGE}{2\pi f_R C_R}$$

where

 $K_{\phi}$  = phase detector gain, ICHARGE is from Figure 2

f<sub>R</sub> = reference frequency

C<sub>R</sub> = ramp capacitor (in farads)

#### **SWITCHING WAVEFORMS**



Figure 4.



Figure 6.



Figure 8.



Figure 5.



Figure 7.



<sup>\*</sup> Includes all probe and fixture capacitance.

Figure 9. Test Circuit

#### **DESIGN CONSIDERATIONS**

#### CRYSTAL OSCILLATOR CONSIDERATIONS

The following options may be considered to provide a reference frequency to Lansdale's CMOS frequency synthesizers.

#### Use of a Hybrid Crystal Oscillator

Commercially available temperature—compensated crystal oscillators (TCXOs) or crystal—controlled data clock oscillators provide very stable reference frequencies. An oscillator capable of sinking and sourcing 50  $\mu A$  at CMOS logic levels may be direct or DC coupled to  $OSC_{in}.$  In general, the highest frequency capability is obtained utilizing a direct coupled square wave having a rail—to—rail (VDD to VSS) voltage swing. If the oscillator does not have CMOS logic levels on the outputs, capacitive or AC coupling to  $OSC_{in}$  may be used.  $OSC_{out},$  an unbuffered output, should be left floating.

For additional information about TCXOs and data clock oscillators, please consult the latest version of the *eem Electronic Engineers Master Catalog*, the *Gold Book*, or similar publications.

#### Design an Off-Chip Reference

The user may design an off–chip crystal oscillator using ICs specifically developed for crystal oscillator applications, such as the ML12061 MECL device. The reference signal from the MECL device is AC coupled to OSC<sub>in</sub>. For large amplitude signals (standard CMOS logic levels), DC coupling is used. OSC<sub>out</sub>, an unbuffered output, should be left floating. In general, the highest frequency capability is obtained with a direct–coupled square wave having rail–to–rail voltage swing.

#### Use of the On-Chip Oscillator Circuitry

The on–chip amplifier (a digital inverter) along with an appropriate crystal may be used to provide a reference source frequency. A fundamental mode crystal, parallel resonant at the desired operating frequency, should be connected as shown in Figure 10.

For  $V_{DD} = 5$  V, the crystal should be specified for a loading capacitance, CL, which does not exceed 32 pF for frequencies to approximately 8 MHz, 20 pF for frequencies in the area of 8 to 15 MHz, and 10 pF for higher frequencies. These are guidelines that provide a reasonable compromise between IC capacitance, drive capability, swamping variations in stray and IC input/output capacitance, and realistic CL values. Assuming R1 = 0  $\Omega$ . the shunt load capacitance, CL, presented across the crystal can be estimated to be:

$$C_L = \frac{C_{in}C_{out}}{C_{in} + C_{out}} + C_a + C_{stray} + \frac{C1 \cdot C2}{C1 + C2}$$
 where 
$$C_{in} = 5 \text{ pF (see Figure 11)}$$
 
$$C_{out} = 6 \text{ pF (see Figure 11)}$$
 
$$C_a = 1 \text{ pF (see Figure 11)}$$
 
$$C1 \text{ and } C2 = \text{external capacitors (see Figure 10)}$$
 
$$C_{stray} = \text{the total equivalent external circuit stray capacitance appearing across the crystal terminals}$$

The oscillator can be "trimmed" on–frequency by making a portion or all of C1 variable. The crystal and associated components must be located as close as possible to the OSC<sub>in</sub> and OSC<sub>out</sub> pins to minimize distortion, stray capacitance, stray inductance, and start–up stabilization time. Circuit stray capacitance can also be handled by adding the appropriate stray value to the values for C<sub>in</sub> and C<sub>out</sub>. For this approach, the term C<sub>stray</sub> becomes zero in the above expression for C<sub>L</sub>.

Power is dissipated in the effective series resistance of the crystal, R<sub>e</sub>, in Figure 12. The maximum drive level specified by the crystal manufacturer represents the maximum stress that a crystal can withstand without damaging or excessive shift in operating frequency. R1 in Figure 10 limits the drive level. The use of R1 is not necessary in most cases.

To verify that the maximum dc supply voltage does not overdrive the crystal, monitor the output frequency as a function of voltage at OSC<sub>out</sub>. (Care should be taken to minimize loading.) The frequency should increase very slightly as the dc supply voltage is increased. An overdriven crystal will decrease in frequency or become unstable with an increase in supply voltage. The operating supply voltage must be reduced or R1 must be increased in value if the overdriven condition exists. The user should note that the oscillator start—up time is proportional to the value of R1.

Through the process of supplying crystals for use with CMOS inverters, many crystal manufacturers have developed expertise in CMOS oscillator design with crystals. Discussions with such manufacturers can prove very helpful. See Table 1.



\* May be deleted in certain cases. See text.

Figure 10. Pierce Crystal Oscillator Circuit



Figure 11. Parasitic Capacitances of the Amplifier and C<sub>strav</sub>



NOTE: Values are supplied by crystal manufacturer (parallel resonant crystal).

Figure 12. Equivalent Crystal Networks

**Table 1. Partial List of Crystal Manufacturers** 

| Name                                                           | Address                               | Phone                                              |  |  |
|----------------------------------------------------------------|---------------------------------------|----------------------------------------------------|--|--|
| United States Crystal Corp.<br>Crystek Crystal<br>Statek Corp. | 2351 Crystal Dr., Ft. Myers, FL 33907 | (817) 921–3013<br>(813) 936–2109<br>(714) 639–7810 |  |  |

NOTE: Lansdale cannot recommend one supplier over another and in no way suggests that this is a complete listing of crystal manufacturers.

#### **RECOMMENDED READING**

Technical Note TN-24, Statek Corp. Technical Note TN-7, Statek Corp.

E. Hafner, "The Piezoelectric Crystal Unit – Definitions and Method of Measurement", *Proc. IEEE*, Vol. 57, No. 2 Feb., 1969.

D. Kemper, L. Rosine, "Quartz Crystals for Frequency

Control", Electro-Technology, June, 1969.

- P. J. Ottowitz, "A Guide to Crystal Selection", *Electronic Design*, May, 1966.
- D. Babin, "Designing Crystal Oscillators", *Machine Design*, March 7, 1985.
- D. Babin, "Guidelines for Crystal Oscillator Design", *Machine Design*, April 25, 1985.



Figure 13. Timing Diagram for Minimum Divide Value (N = 16)

#### **OUTLINE DIMENSIONS**





Lansdale Semiconductor reserves the right to make changes without further notice to any products herein to improve reliability, function or design. Lansdale does not assume any liability arising out of the application or use of any product or circuit described herein; neither does it convey any license under its patent rights nor the rights of others. "Typical" parameters which may be provided in Lansdale data sheets and/or specifications can vary in different applications, and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by the customer's technical experts. Lansdale Semiconductor is a registered trademark of Lansdale Semiconductor, Inc.