



## **Product Features**

- External quartz oscillator 32.000kHz and 32.768kHz selectable.
- Supports I<sup>2</sup>C-Bus's high speed mode (400 kHz)
- Includes time (Hour/Minute/Second) and calendar (Year/Month/Date/Day) counter functions (BCD code)
- Select between 12-hr and 24-hr clock display
- Auto calculation of leap years until 2099
- Built-in high-precision clock precision control logic
- Interrupt generation function (cycle time range: 1 month to 0.5 seconds, includes interrupt flags and interrupt stop function)
- Alarm functions (Alarm\_A: Day/Hour/Min)
- 32-kHz clock output (/INTB output)
- Oscillation stop detection function (used to determine presence of internal data)

• Wide Time keeping voltage range: 1.3 V to 6 V

Wide interface voltage range: 1.8 V to 6 V

• Low current consumption: 0.4 μA/3.0 V (Typ.)

# Real-time Clock Module (I<sup>2</sup>C Bus)

## **Product Description**

PT7C4372A/C are I<sup>2</sup>C bus interface-compliant real-time clocks that have been adjusted for high precision. In addition to providing a function for generating six types of interrupts, a dual alarm function, an oscillation stop detection function (used to determine presence of valid internal data at power-on), they includes a digital clock precision adjustment function that can be used to set various levels of precision.

Since the internal oscillation circuit is driven at a constant voltage, 32-kHz clock output is stable and free of voltage fluctuation effects.

Table 1 shows the diverse functions of the two RTC circuits. More details are shown in section Overview of Functions.

**Table 1.** Diverse functions of RTC circuits

| Item | Function                                | PT7C4372A/4372C                                                                                                                    |
|------|-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|
| 1    | Clock                                   | V                                                                                                                                  |
| 2    | Clock adjustment                        | $\sqrt{\text{Unit }\pm 3.051 \text{ppm for } 32.768 \text{kHz crystal;}}$<br>$\pm 3.125 \text{ppm for } 32.000 \text{kHz crystal}$ |
| 3    | Period interrupt                        | √ Output from /INTA and /INTB                                                                                                      |
| 4    | Alarm                                   | √ /INTA: Alarm_A; /INTB: Alarm_B                                                                                                   |
| 5    | Oscillation detect                      | V                                                                                                                                  |
| 6    | 32-kHz clock output                     | √ via /INTB enabled by register                                                                                                    |
| 7    | I <sup>2</sup> C bus interface with CPU | V                                                                                                                                  |
| 8    | Crystal                                 | √ External, 32.768kHz or 32.000kHz selectable                                                                                      |



# **Pin Assignment**



# **Pin Description**

| Pin No | Pin<br>Name | Туре | Description                                                                                                                                                                                            |
|--------|-------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1      | /INTB       | О    | Interrupt B (Open Drain). It outputs alarm interrupts and periodic interrupts.                                                                                                                         |
| 2      | SCL         | I    | <b>Serial Clock Line.</b> It is for I <sup>2</sup> C communication. Data input and output across SDA pin is synchronized with this clock. Up to 6V beyond Vcc may be input.                            |
| 3      | SDA         | I/O  | <b>Serial Data Line (Open Drain output).</b> This line is for transferring I <sup>2</sup> C bus format data. When input, up to 6V beyond VCC may be used. When output, it is an open drain output pin. |
| 4      | GND         | P    | Ground                                                                                                                                                                                                 |
| 5      | /INTA       | О    | Interrupt A (Open Drain). It outputs alarm interrupts and periodic interrupts.                                                                                                                         |
| 6      | OSCOUT      | О    | Oscillator Circuit Output. Together with OSCIN, an crystal oscillator is connected between them.                                                                                                       |
| 7      | OSCIN       | I    | Oscillator Circuit Input. See OSCOUT pin description.                                                                                                                                                  |
| 8      | Vcc         | Р    | Power                                                                                                                                                                                                  |



## **Function Block**



# **Maximum Ratings**

| Storage Temperature                             |                             |
|-------------------------------------------------|-----------------------------|
| Ambient Temperature with Power Applied          | -40°C to +85°C              |
| Supply Voltage to Ground Potential (Vcc to GND) | 0.3V to +6.5V               |
| DC Input (All Other Inputs except Vcc & GND)    | 0.3V to $(V_{cc}+0.3V)$     |
| DC Output Voltage (SDA, /INTA, /INTB pins)      | 0.3V to +6.5V               |
| DC Output Current (FOUT)                        | 0.3V to $(V_{\infty}+0.3V)$ |
| Power Dissipation                               | 320mW (depend on package)   |
|                                                 |                             |

#### Note:

Stresses greater than those listed under MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

## **Recommended Operating Conditions**

| Symbol           | Description                                            | Min  | Type | Max | Unit |
|------------------|--------------------------------------------------------|------|------|-----|------|
| $V_{CC}$         | Power voltage                                          | 1.8  | -    | 6   |      |
| V <sub>OSC</sub> | Timekeeping voltage                                    | 1.3  | -    | 5.5 | V    |
| $V_{PUP}$        | Applied voltage when OFF (SCL, SDA, /INTA, /INTB pins) | -0.3 | -    | 5.5 |      |
| $T_A$            | Operating temperature                                  | -40  | -    | 85  | °C   |



## **Frequency Characteristics**

| Symbol    | Description                           | Conditions                                                          | Rating                  | Unit                          |
|-----------|---------------------------------------|---------------------------------------------------------------------|-------------------------|-------------------------------|
| Δf / f    | Frequency tolerance                   | $T_A = +25^{\circ}C$<br>$V_{cc} = 3.0 \text{ V}$                    | Stability AC: $0 \pm 5$ | × 10 <sup>-6</sup>            |
| f/V       | Frequency voltage characteristics     | $T_A = +25^{\circ}C$<br>$V_{cc} = 2 \text{ V to 5 V}$               | ± 2 Max.                | $\times$ 10 <sup>-6</sup> / V |
| Тор       | Frequency temperature characteristics | $T_A = -10$ °C to $+70$ °C,<br>$V_{cc} = 3.0$ V; $+25$ °C reference | +10 / -120              | × 10 <sup>-6</sup>            |
| $t_{STA}$ | Oscillation start up time             | $T_A = +25^{\circ}C$ $V_{cc} = 3 \text{ V}$                         | 3 Max.                  | s                             |
| fa        | Aging                                 | $T_A = +25$ °C<br>$V_{CC}$ =3.0 V; first year                       | ± 5 Max.                | × 10 <sup>-6</sup> / year     |

# **DC Electrical Characteristics**

Unless otherwise specified, GND = 0 V,  $V_{CC}$  = 3 V,  $T_A$  = -40 °C to +85 °C

| Sym.            | Item                     | Pin                 | Conditions                                             | Min         | Тур | Max         | Unit |
|-----------------|--------------------------|---------------------|--------------------------------------------------------|-------------|-----|-------------|------|
| $I_{CC1}$       |                          |                     | Interface is active at 400kHz                          | -           | -   | 150         | μΑ   |
| $I_{CC2}$       | Current consumption      | Vcc                 | Interface is inactive, enable 32768Hz SQW wave output  | -           | 500 | 1000        | nA   |
| $I_{CC3}$       |                          |                     | Interface is inactive, disable 32768Hz SQW wave output | -           | 400 | 800         | nA   |
| V <sub>IL</sub> | Low-level input voltage  | SCL, SDA,           | -                                                      | -0.3        | -   | $0.2V_{CC}$ | V    |
| V <sub>IH</sub> | High-level input voltage | FOE                 | -                                                      | $0.8V_{CC}$ | -   | 6.0         | V    |
| Ţ               | Low-level output current | /INTA,/INTB         | $V_{OL} = 0.4$                                         | 1.0         | -   | -           | mA   |
| $I_{OL}$        | SDA                      |                     | $V_{OL} = 0.6$                                         | 6.0         | -   | -           | ША   |
| $I_{IL}$        | Input leakage current    | SCL                 | $V_I = 5.5V$ or GND, $V_{CC} = 5.5V$                   | -1          | -   | 1           | μΑ   |
| $I_{OZ}$        | Output current when OFF  | SDA,<br>/INTA,/INTB | $V_O = 5.5 V$ or GND, $V_{CC} = 5.5 V$                 | -1          | ı   | 1           | μΑ   |

# **AC Electrical Characteristics**

| Sym      | Description                               | Value                 | Unit |
|----------|-------------------------------------------|-----------------------|------|
| $V_{HM}$ | Rising and falling threshold voltage high | $0.8~\mathrm{V_{CC}}$ | V    |
| $V_{HL}$ | Rising and falling threshold voltage low  | $0.2~\mathrm{V_{CC}}$ | V    |





Unless otherwise specified: GND = 0 V,  $V_{CC}$  = 2 V to 5.5 V,  $T_A$  = -40 °C to +85 °C,  $C_L$  = 50 pF

| Symbol                | Item                                             | Min. | Тур. | Max. | Unit |
|-----------------------|--------------------------------------------------|------|------|------|------|
| $f_{SCL}$             | SCL clock frequency                              | -    | -    | 400  | kHz  |
| $t_{\mathrm{SU;STA}}$ | START condition set-up time                      | 0.6  | -    | -    | μs   |
| $t_{\rm HD;STA}$      | START condition hold time                        | 0.6  | -    | -    | μs   |
| $t_{SU;DAT}$          | Data set-up time (RTC read/write)                | 200  | -    | -    | ns   |
| t <sub>HD;DAT1</sub>  | Data hold time (RTC write)                       | 35   | -    | -    | ns   |
| t <sub>HD;DAT2</sub>  | Data hold time (RTC read)                        | 0    | -    | -    | μs   |
| $t_{\rm SU;STO}$      | STOP condition setup time                        | 0.6  | -    | -    | μs   |
| $t_{\mathrm{BUF}}$    | Bus idle time between a START and STOP condition | 1.3  | -    | -    | μs   |
| $t_{LOW}$             | When SCL = "L"                                   | 1.3  | -    | -    | μs   |
| t <sub>HIGH</sub>     | When SCL = "H"                                   | 0.6  | -    | -    | μs   |
| t <sub>r</sub>        | Rise time for SCL and SDA                        | -    | -    | 0.3  | μs   |
| $t_{\rm f}$           | Fall time for SCL and SDA                        | -    | -    | 0.3  | μs   |
| t <sub>SP</sub> *     | Allowable spike time on bus                      | -    | -    | 50   | ns   |
| $t_{\mathrm{D}}$      | Duration of staring to stopping                  | -    | -    | 0.5  | S    |

<sup>\*</sup> Note: only reference for design





## **Function Description**

#### **Overview of Functions**

#### **Clock function**

CPU can read or write data including the year (last two digits), month, date, day, hour, minute, and second. Any (two-digit) year that is a multiple of 4 is treated as a leap year and calculated automatically as such until the year 2099.

#### Clock precision adjustment function

They have two internal oscillation circuit capacitors, so that an oscillation circuit may be configured simply by externally connecting a crystal. Either 32.768kHz or 32.000kHz crystal may be selected to setting the internal register appropriately.

The clock precision can be adjusted forward or back in units of  $\pm 3.051$  ppm (32.768kHz crystal) or  $\pm 3.125$  ppm (32.000kHz crystal) and oscillation frequency can be adjusted in  $\pm 189$  ppm (32.768kHz crystal) or  $\pm 194$  ppm (32.000kHz crystal).

This function can be used to implement a higher-precision clock function, such as by:

- Enabling higher clock precision throughout the year by taking seasonal clock precision adjustments into account in advance, or
- Enabling correction of temperature-related clock precision variation in systems that include a temperature detecting function.

### Periodic interrupt

### PT7C4372A/C

Periodic interrupts can be output via the /INTA and /INTB pins.

Select among five Periodic frequency settings: 2 Hz (every 0.5 seconds), 1 Hz (every second), 1/60 Hz (every minute), 1/3600Hz (every hour), or monthly.

Select among two output waveforms for periodic interrupts: ordinary pulse waveform (2 Hz or 1 Hz) or waveforms (every second, minute, hour, or month) for CPU-level interrupts that can support CPU interrupts.

A polling function is also provided to enable monitoring of pin states via registers.

#### **Alarm function**

#### • PT7C4372A/C

This module is has two alarm system (Alarm\_A and Alarm\_B) that outputs interrupt signals from /INTA or /INTB to CPU when the day of the week, hour or minute corresponds to the setting. Each of them may output interrupt signal separately at a specified time. The alarm may be selectable between on and off for each day of the week, thus allowing outputting alarm everyday or on a specific day of the week.

The Alarm\_A is output from the /INTA pin while the Alarm\_B is output from either the /INTA or the /INTB pins. Polling is possible separately for each alarm function.

## Oscillation stop detection function, power drop detection function (voltage monitoring function), and power-on reset detection function

PT7C4372A/C have only oscillation stop detection function. The oscillation stop detection function uses registers to record if clock data is valid or invalid. This function may be used to determine if the PT7C4372A/C supply power has been booted from 0V and if it has been backed up.

#### **Interface with CPU**

Data is read and written via the I<sup>2</sup>C bus interface using two signal lines: SCL (clock) and SDA (data).

Since the output of the I/O pin of SDA is open drain, a pull-up resistor should be used on the circuit board if the CPU output I/O is also open drain.

The SCL's maximum clock frequency is 400 kHz, which supports the I<sup>2</sup>C bus's high-speed mode.

#### 32-kHz clock output

The 32.768 kHz clock (32.768kHz crystal) or 32.000kHz clock (32.000kHz crystal) can be output via the /INTB by setting corresponding register.

**Note:** The precision of this 32.768 kHz clock output via the FOUT pin can not be adjusted (even when using the clock precision adjustment function).



## **Registers**

## Allocation of registers

| Addr. | Function         | Bit 7 | Bit 6 | Bit 5             | Bit 4            | Bit 3  | Bit 2 | Bit 1 | Bit 0 |
|-------|------------------|-------|-------|-------------------|------------------|--------|-------|-------|-------|
| 0     | Second           | _*5   | S40   | S20               | S10              | S8     | S4    | S2    | S1    |
| 1     | Minutes          | -     | M40   | M20               | M10              | M8     | M4    | M2    | M1    |
| 2     | Hours            | -     | -     | H20 or<br>P, /A   | H10              | Н8     | H4    | H2    | H1    |
| 3     | Days of the week | -     | -     | -                 | -                | -      | W4    | W2    | W1    |
| 4     | Days             | -     | -     | D20               | D10              | D8     | D4    | D2    | D1    |
| 5     | Months           | -     | -     | -                 | M10              | M8     | M4    | M2    | M1    |
| 6     | Years            | Y80   | Y40   | Y20               | Y10              | Y8     | Y4    | Y2    | Y1    |
| 7     | Time Trimming    | /XSL  | F6    | F5                | F4               | F3     | F2    | F1    | F0    |
| 8     | Alarm_A: Minute  | -     | AM40  | AM20              | AM10             | AM8    | AM4   | AM2   | AM1   |
| 9     | Alarm_A: Hour    | -     | -     | AH20 or<br>AP, /A | AH10             | AH8    | AH4   | AH2   | AH1   |
| A     | Alarm_A: Day     | -     | AW6   | AW5               | AW4              | AW3    | AW2   | AW1   | AW0   |
| В     | Alarm_B: Minute  | -     | BM40  | BM20              | BM10             | BM8    | BM4   | BM2   | BM1   |
| С     | Alarm_B: Hour    | -     | -     | BH20 or<br>BP, /A | BH10             | ВН8    | BH4   | ВН2   | ВН1   |
| D     | Alarm_B: Day     | -     | BW6   | BW5               | BW4              | BW3    | BW2   | BW1   | BW0   |
| Е     | Control 1        | AALE  | BALE  | SL2               | SL1              | TEST*2 | CT2   | CT1   | СТО   |
| F     | Control 2        | -     | -     | /12, 24           | ADJ or<br>XSTP*3 | /CLEN  | CTFG  | AAFG  | BAFG  |

#### Caution points:

<sup>\*1.</sup> All bits marked with "-" are read-only bits. Their value when read is always "0".

<sup>\*2.</sup> The TEST bit is used by the manufacturer for testing. Be sure to set "0" for this bit.

<sup>\*3.</sup> ADJ is for write and XTSP is for read operation. The XTSP bit is set to "0" by writing data into the control register 2 for normal oscillation. When XSTP is set to "1", the Time Trimming register, Control 1 register, /CLEN and TEST bits are reset to "0".

<sup>\*4.</sup> All bits marked with "-" are read-only bits. Their value when read is always "0".

## Control register 1 PT7C4372A

| Addr. | Description | D7   | D6   | D5  | D4  | D3   | D2  | D1  | D0  |
|-------|-------------|------|------|-----|-----|------|-----|-----|-----|
| Е     | Control 1   | AALE | BALE | SL2 | SL1 | TEST | CT2 | CT1 | СТО |
|       | (default)   | 0    | 0    | 0   | 0   | 0    | 0   | 0   | 0   |

#### PT7C4372C

| Addr. | Description | D7   | D6   | D5  | D4  | D3   | D2  | D1  | D0  |
|-------|-------------|------|------|-----|-----|------|-----|-----|-----|
| Е     | Control 1   | AALE | BALE | SL2 | SL1 | TEST | CT2 | CT1 | CT0 |
|       | (default)   | 0    | 0    | 0   | 0   | 0    | 0   | 1   | 1   |

#### AALE, BALE

Alarm\_A, Alarm\_B enable bits.

| AALE, BALE   | Data | Description                                     |         |  |  |  |  |  |
|--------------|------|-------------------------------------------------|---------|--|--|--|--|--|
| Read / Write | 0    | Alarm_A (Alarm_B) correspondence action invalid | Default |  |  |  |  |  |
| Read / Write | 1    | Alarm_A (Alarm_B) correspondence action valid   |         |  |  |  |  |  |

See section "Alarm Function" for more detail.

## • SL2, SL1

Interrupt output select bits. Two alarm pulses (Alarm\_A and alarm\_B), periodic interrupt output (INT), 32kHz clock pulses may be output to the /INTA or /INTB pins selectively by SL1 and SL2.

| SL2 | SL1 | Description                                                                           |     |
|-----|-----|---------------------------------------------------------------------------------------|-----|
| 0   | 0   | Output Alarm_A, Alarm_B, INT to the /INTA. Output 32kHz clock pulses to /INTB.  Defau | ult |
| 0   | 1   | Output Alarm_A, INT to the /INTA. Output 32kHz clock pulses, Alarm_B to /INTB.        |     |
| 1   | 0   | Output Alarm_A, Alarm_B to the /INTA. Output 32kHz clock pulses, INT to /INTB.        |     |
| 1   | 1   | Output Alarm_A to the /INTA. Output 32kHz clock pulses, Alarm_B, INT to /INTB.        |     |

## • TEST

| TEST         | Data | Description             |         |
|--------------|------|-------------------------|---------|
| Read / Write | 0    | Ordinary operation mode | Default |
| Read / Wille | 1    | Test mode               |         |

#### • CT2, CT1, CT0

Periodic interrupt output select bits.

| CT2 | CT1 | СТО |                | Description                                                |         |  |  |  |
|-----|-----|-----|----------------|------------------------------------------------------------|---------|--|--|--|
| C1Z | CII | CIU | Wave Form Mode | Cycle / Falling Timing                                     |         |  |  |  |
| 0   | 0   | 0   | =              | Off ("H")                                                  | Default |  |  |  |
| 0   | 0   | 1   | =              | Fixed at "L"                                               |         |  |  |  |
| 0   | 1   | 0   | Pulse          | 2Hz (duty 50%)                                             |         |  |  |  |
| 0   | 1   | 1   | Pulse          | 1Hz (duty 50%)                                             |         |  |  |  |
| 1   | 0   | 0   | Level          | Every second (synchronized with second count up)           |         |  |  |  |
| 1   | 0   | 1   | Level          | Every minute (Occurs when seconds reach ":00")             |         |  |  |  |
| 1   | 1   | 0   | Level          | Every hour (Occurs when minutes and seconds reach "00:00") |         |  |  |  |
| 1   | 1   | 1   | Level          | Every month (Occurs at 00:00:00 on first day of month)     |         |  |  |  |

See section 6.5 for more detail.

#### **Control Register 2**

## PT7C4372A

| Add | r. Description | D7 | D6 | D5        | D4          | D3    | D2   | D1   | D0   |
|-----|----------------|----|----|-----------|-------------|-------|------|------|------|
| F   | Control 2      | -  | -  | /12, 24   | ADJ or XSTP | /CLEN | CTFG | AAFG | BAFG |
|     | (default)      | 0  | 0  | Undefined | 1           | 0     | 0    | 0    | 0    |

D4 when read is used as ADJ, when write is used as XSTP.

## PT7C4372C

| Addr. | Description | D7 | D6 | D5      | D4          | D3    | D2   | D1   | D0   |
|-------|-------------|----|----|---------|-------------|-------|------|------|------|
| F     | Control 2   | -  | -  | /12, 24 | ADJ or XSTP | /CLEN | CTFG | AAFG | BAFG |
|       | (default)   | 0  | 0  | 1       | 1           | 1     | 0    | 0    | 0    |

D4 when read is used as ADJ, when write is used as XSTP.

## • /12, 24

/12, 24 time display selection bit.

| /12, 24 | Data | Description          |           |
|---------|------|----------------------|-----------|
| Read/   | 0    | 12-hour time display | * Default |
| Write   | 1    | 24-hour time display |           |

See section "Alarm Function" for more detail.

## PT7C4372C

/12, 24 time display selection bit.

| /12, 24 | Data | Description               |        |
|---------|------|---------------------------|--------|
| Read/   | 0    | 12-hour time display      |        |
| Write   | 1    | 24-hour time display * De | efault |

See section "Alarm Function" for more detail.



#### ADJ or XSTP

**ADJ:** 30 second adjust bit. Second is adjusted within 122μs (within 125μs when 32.000kHz crystal is used) from writing operation to ADJ.

| ADJ   | Data | Description                                                                                                                                                                       |
|-------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | 0    | Ordinary operation.                                                                                                                                                               |
| Write | 1    | Second adjustment. 1) For second range from "00" to "29", second is reset to "00"; 2) For second range from "30" to "59", second is reset to "00" and minute is incremented by 1. |

## XSTP: oscillator halt sensing bit.

| XSTP | Data | Description               |         |
|------|------|---------------------------|---------|
|      | 0    | Ordinary oscillation.     |         |
| Read | 1    | Oscillator halts sensing. | Default |

See section "Oscillation Stop Detection".

#### • /CLEN

PT7C4372A FOUT 32-kHz clock output enabled bit.

| /CLEN | Data | Description                                                |         |
|-------|------|------------------------------------------------------------|---------|
| D 1   | 0    | 32-kHz clock (frequency same as crystal's) output enabled. | Default |
| Read  | 1    | 32-kHz clock output disabled.                              |         |

## PT7C4372C FOUT 32-kHz clock output enabled bit.

| /CLEN | Data | Description                                                |         |
|-------|------|------------------------------------------------------------|---------|
| D 1   | 0    | 32-kHz clock (frequency same as crystal's) output enabled. |         |
| Read  | 1    | 32-kHz clock output disabled.                              | Default |

#### • CTFG

| CTFG  | Data | Description                                                                                                                                                                                                           |         |
|-------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| ъ 1   | 0    | Periodic interrupt output OFF status; /INTA or /INTB= OFF (Hi-z) Read                                                                                                                                                 | Default |
| Read  | 1    | Periodic interrupt output ON status; /INTA or /INTB= "L"                                                                                                                                                              |         |
| Write | 0    | A "0" can be written only when the periodic interrupt is in level mode, at which time the /INTA or /INTB pin is set to OFF ("H") status. After a "0" is written, the value still becomes "1" again at the next cycle. | Default |
|       | 1    | Setting prohibited                                                                                                                                                                                                    |         |

See section "Related Registers" for more detail.

#### AAFG, BAFG

| AAFG,BAFG | Data | Description                                |         |  |  |  |  |  |  |
|-----------|------|--------------------------------------------|---------|--|--|--|--|--|--|
| ъ 1       | 0    | Alarm register does not match current time | Default |  |  |  |  |  |  |
| Read      | 1    | Alarm register match current time          |         |  |  |  |  |  |  |
| Write     | 0    | /INTA or /INTB pin = OFF (H)               | Default |  |  |  |  |  |  |
| Wille     | 1    | Setting prohibited                         |         |  |  |  |  |  |  |

See section "Alarm Function" for more detail.

#### **Time Counter**

Time digit display (in BCD code):

- Second digits: Range from 00 to 59 and carried to minute digits when incremented from 59 to 00.
- Minute digits: Range from 00 to 59 and carried to hour digits when incremented from 59 to 00.
- Hour digits: See description on the /12, 24 bit. Carried to day and day-of-the-week digits when incremented from 11 p.m. to 12 a.m. or 23 to 00.

| Addr. | Description | D7 | D6        | D5          | D4        | D3         | D2        | D1        | D0         |
|-------|-------------|----|-----------|-------------|-----------|------------|-----------|-----------|------------|
| 0     | Seconds     | -  | S40       | S20         | S10       | <b>S</b> 8 | S4        | S2        | <b>S</b> 1 |
|       | (default)   | 0  | Undefined | Undefined   | Undefined | Undefined  | Undefined | Undefined | Undefined  |
| 1     | Minutes     | -  | M40       | M20         | M10       | M8         | M4        | M2        | M1         |
|       | (default)   | 0  | Undefined | Undefined   | Undefined | Undefined  | Undefined | Undefined | Undefined  |
| 2     | Hours       | -  | -         | H20 or P,/A | H10       | Н8         | H4        | H2        | H1         |
|       | (default)   | 0  | 0         | Undefined   | Undefined | Undefined  | Undefined | Undefined | Undefined  |

Note: Any registered imaginary time should be replaced with correct time; otherwise it will cause the clock counter malfunction.

#### Days of the week Counter

| Addr | Description      | D7 | D6 | D5 | D4 | D3 | D2        | D1        | D0        |
|------|------------------|----|----|----|----|----|-----------|-----------|-----------|
| 3    | Days of the week | -  | -  | -  | -  | -  | W4        | W2        | W1        |
|      | (default)        | 0  | 0  | 0  | 0  | 0  | Undefined | Undefined | Undefined |

<sup>&</sup>quot;-" indicates write-protected bits. A zero is always read from these bits.

The day counter is a divide-by-7 counter that counts from 00 to 01 and up 06 before starting again from 01. The correspondence between days and count values is shown below.

| Days           | W4 | W2 | W1 | Day       | Remark                               |
|----------------|----|----|----|-----------|--------------------------------------|
|                | 0  | 0  | 0  | Sunday    | 00 h                                 |
|                | 0  | 0  | 1  | Monday    | 01 h                                 |
|                | 0  | 1  | 0  | Tuesday   | 02 h                                 |
| Write / Read   | 0  | 1  | 1  | Wednesday | 03 h                                 |
|                | 1  | 0  | 0  | Thursday  | 04 h                                 |
|                | 1  | 0  | 1  | Friday    | 05 h                                 |
|                | 1  | 1  | 0  | Saturday  | 06 h                                 |
| Write prohibit | 1  | 1  | 1  | -         | Do not enter a setting for this bit. |



#### **Calendar Counter**

The data format is BCD format.

• Day digits: Range from 1 to 31 (for January, March, May, July, August, October and December).

Range from 1 to 30 (for April, June, September and November).

Range from 1 to 29 (for February in leap years).

Range from 1 to 28 (for February in ordinary years).

Carried to month digits when cycled to 1.

- Month digits: Range from 1 to 12 and carried to year digits when cycled to 1.
- Year digits: Range from 00 to 99 and 00, 04, 08, ..., 92 and 96 are counted as leap years.

| Addr. | Description | D7        | D6        | D5        | D4        | D3        | D2        | D1        | D0        |
|-------|-------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|
| 4     | Days        | -         | -         | D20       | D10       | D8        | D4        | D2        | D1        |
| '     | (default)   | 0         | 0         | Undefined | Undefined | Undefined | Undefined | Undefined | Undefined |
| 5     | Months      | -         | -         | -         | M10       | M8        | M4        | M2        | M1        |
|       | (default)   | 0         | 0         | 0         | Undefined | Undefined | Undefined | Undefined | Undefined |
| 6     | Years       | Y80       | Y40       | Y20       | Y10       | Y8        | Y4        | Y2        | Y1        |
|       | (default)   | Undefined |

Note: Any registered imaginary time should be replaced with correct time; otherwise it will cause the clock counter malfunction.

#### **Time Trimming Register**

| Addr. | Description   | D7   | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|-------|---------------|------|----|----|----|----|----|----|----|
| 7     | Time trimming | /XSL | F6 | F5 | F4 | F3 | F2 | F1 | F0 |
|       | (default)     | 0    | 0  | 0  | 0  | 0  | 0  | 0  | 0  |

Note: Time trimming function only adjusts clock timing. Oscillation frequency and 32-kHz clock output is not adjusted.

#### • /XSL bit

The /XSL bit is used to select frequency of the crystal.

| /XSL | Frequency of the crystal (kHz) |
|------|--------------------------------|
| 0    | 32.768                         |
| 1    | 32.000                         |

## • F6 to F0

Implement a higher-precision clock function. See section "Clock Precision Adjustment Function".



#### **Alarm Register**

See section "Alarm Function" for more details.

## • Alarm\_A, Alarm\_B Register

Alarm\_A, Alarm\_B can output alarm pulses at the time set as the day-of-the-week, hour, minute (e.g. Monday 7:00 a.m. every day of weeks).

| Addr. | Description     | D7 | D6        | D5                | D4        | D3        | D2        | D1        | D0        |
|-------|-----------------|----|-----------|-------------------|-----------|-----------|-----------|-----------|-----------|
| 8     | Alarm_A: Minute | -  | AM40      | AM20              | AM10      | AM8       | AM4       | AM2       | AM1       |
|       | (default)       | 0  | Undefined | Undefined         | Undefined | Undefined | Undefined | Undefined | Undefined |
| 9     | Alarm_A: Hour   | -  | -         | AH20, or<br>AP,/A | AH10      | AH8       | AH4       | AH2       | AH1       |
|       | (default)       | 0  | 0         | Undefined         | Undefined | Undefined | Undefined | Undefined | Undefined |
| A     | Alarm_A: Day    | -  | AW6       | AW5               | AW4       | AW3       | AW2       | AW1       | AW0       |
|       | (default)       | 0  | Undefined | Undefined         | Undefined | Undefined | Undefined | Undefined | Undefined |
| В     | Alarm_B: Minute | -  | BM40      | BM20              | BM10      | BM8       | BM4       | BM2       | BM1       |
|       | (default)       | 0  | Undefined | Undefined         | Undefined | Undefined | Undefined | Undefined | Undefined |
| С     | Alarm_B: Hour   | -  | -         | BH20, or<br>BP,/A | BH10      | ВН8       | BH4       | ВН2       | BH1       |
|       | (default)       | 0  | 0         | Undefined         | Undefined | Undefined | Undefined | Undefined | Undefined |
| D     | Alarm_B: Day    | -  | BW6       | BW5               | BW4       | BW3       | BW2       | BW1       | BW0       |
|       | (default)       | 0  | Undefined | Undefined         | Undefined | Undefined | Undefined | Undefined | Undefined |



## **Clock Precision Adjustment Function**

#### Adjustment range

| Adjustment range (ppm) | Adjustment unit (ppm) | Internal timing of adjustment                     |
|------------------------|-----------------------|---------------------------------------------------|
| -189.1 to +189.1       | ±3.05 *               | Once every 20 seconds at "00", "20", "40" seconds |

note: add or decrement 2 clock pulses every 20s:  $2/(32,768\times20) = 3.051$ ppm (or 3.125ppm when 32.000kHz crystal is used).

### Adjustment amount and adjustment value

| Adjustment amount | Adjusti | nent data   | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 |
|-------------------|---------|-------------|-------|-------|-------|-------|-------|-------|-------|
| (ppm)             | Decimal | Hexadecimal | F6    | F5    | F4    | F3    | F2    | F1    | F0    |
| -189.10           | +63     | 3F h        | 0     | 1     | 1     | 1     | 1     | 1     | 1     |
| -186.05           | +62     | 3E h        | 0     | 1     | 1     | 1     | 1     | 1     | 0     |
| -183.00           | +61     | 3D h        | 0     | 1     | 1     | 1     | 1     | 0     | 1     |
| :                 | :       | :           | :     | :     | :     | :     | :     | :     | :     |
| -9.15             | +4      | 04 h        | 0     | 0     | 0     | 0     | 1     | 0     | 0     |
| -6.10             | +3      | 03 h        | 0     | 0     | 0     | 0     | 0     | 1     | 1     |
| -3.05             | +2      | 02 h        | 0     | 0     | 0     | 0     | 0     | 1     | 0     |
| OFF               | +1      | 01 h        | 0     | 0     | 0     | 0     | 0     | 0     | 1     |
| OFF               | 0       | 00 h        | 0     | 0     | 0     | 0     | 0     | 0     | 0     |
| +3.05             | -1      | 7F h        | 1     | 1     | 1     | 1     | 1     | 1     | 1     |
| +6.10             | -2      | 7E h        | 1     | 1     | 1     | 1     | 1     | 1     | 0     |
| +9.15             | -3      | 7D h        | 1     | 1     | 1     | 1     | 1     | 0     | 1     |
| i i               | :       | :           | :     | :     | :     | :     | :     | :     | :     |
| +183.00           | -60     | 44 h        | 1     | 0     | 0     | 0     | 1     | 0     | 0     |
| +186.05           | -61     | 43 h        | 1     | 0     | 0     | 0     | 0     | 1     | 1     |
| +189.10           | -62     | 42 h        | 1     | 0     | 0     | 0     | 0     | 1     | 0     |
| OFF               | -63     | 41 h        | 1     | 0     | 0     | 0     | 0     | 0     | 1     |
| OFF               | -64     | 40 h        | 1     | 0     | 0     | 0     | 0     | 0     | 0     |

### Examples:

#### (1) Setting time forward

Adjust (advance) the clock precision when FOUT clock output is 32767.7 Hz

•Determine the current amount of variance

 $(32767.7 - 32768) / 32768 = -9.16 \times 10^{-6}$ 

\*[ 32768 ] = Reference values

•Calculate the optimum adjustment data (decimal value) relative to the current variance.

Adjustment data = variance / adjustment resolution =  $-9.16 / 3.05 \approx -3$ 

•Calculate the setting adjustment data (hexadecimal)

Setting adjustment data = 128 - 3 (80 h - 03h) = 125 (7D h)

### (2) Setting time backward

Adjust (set back) the clock precision when FOUT clock output is 32768.3 Hz

•Determine the current amount of variance

 $(32768.3 - 32768) / 32768 = +9.16 \times 10^{-6}$ 

•Calculate the optimum adjustment data (decimal value) relative to the current variance.

Adjustment data = (variance / adjustment resolution) + 1 =  $(+9.16 / 3.05) + 1 \approx +4$ 

\*Add 1 since reference value is 01h

•Calculate the setting adjustment data (hexadecimal)

Setting adjustment data = 04 h



#### **Alarm Function**

These part no have Alarm A and Alarm B functions which can all output alarm pulses at the preset days of the week, hours and minutes.

#### Related register

|       | a register       |       |       |                   |                |       |       |       |       |
|-------|------------------|-------|-------|-------------------|----------------|-------|-------|-------|-------|
| Addr. | Function         | Bit 7 | Bit 6 | Bit 5             | Bit 4          | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
| 1     | Minutes          | -     | M40   | M20               | M10            | M8    | M4    | M2    | M1    |
| 2     | Hours            | -     | -     | H20 or P, /A      | H10            | Н8    | H4    | H2    | H1    |
| 3     | Days of the week | -     | -     | -                 | -              | -     | W4    | W2    | W1    |
| 8     | Alarm_A: Minute  | -     | AM40  | AM20              | AM10           | AM8   | AM4   | AM2   | AM1   |
| 9     | Alarm_A: Hour    | -     | -     | AH20 or<br>AP, /A | AH10           | AH8   | AH4   | AH2   | AH1   |
| A     | Alarm_A: Day     | -     | AW6   | AW5               | AW4            | AW3   | AW2   | AW1   | AW0   |
| В     | Alarm_B: Minute  | -     | BM40  | BM20              | BM10           | BM8   | BM4   | BM2   | BM1   |
| С     | Alarm_B: Hour    | -     | -     | BH20 or<br>BP, /A | BH10           | вн8   | ВН4   | ВН2   | BH1   |
| D     | Alarm_B: Day     | 1     | BW6   | BW5               | BW4            | BW3   | BW2   | BW1   | BW0   |
| Е     | Control 1        | AALE  | BALE  | SL2               | SL1            | TEST  | CT2   | CT1   | СТО   |
| F     | Control 2        | 1     | 1     | /12, 24           | ADJ or<br>XSTP | CLEN  | CTFG  | AAFG  | BAFG  |

#### • AALE, BALE:

This bit is used to set up the Alarm A/B function (to generate alarms matching day, hour, or minute settings).

| AALE, BALE     | Data | Description                                     |         |  |  |  |  |
|----------------|------|-------------------------------------------------|---------|--|--|--|--|
| Read / Write 0 |      | Alarm_A (Alarm_B) correspondence action invalid | Default |  |  |  |  |
| Read / Wille   | 1    | Alarm_A (Alarm_B) correspondence action valid   |         |  |  |  |  |

<sup>\*</sup> When using the Alarm A (or B) function, first set this AALE (or BALE) bit value as "0" to stop the function. Next, set the day, hour, minute, and set the AAFG (or BAFG) bit to 0. Finally, set "1" to the AALE (or BALE) bit to set the Alarm A (or B) function as valid. The reason for first setting the AALE (or BALE) bit value as "0" is to prevent /INTB or /INTA = "L" output in the event that a match between the current time and alarm setting occurs while the alarm setting is still being made.



#### AAFG, BAFG:

These bits are valid only when the AALE, BALE bits value are "1". When a match occurs between the Alarm A or Alarm B setting and the current time, the AAFG or BAFG bit value becomes "1" approximately 61  $\mu$ s afterward. (There is no effect when the AALE or BALE bit becomes "0".) The /INTB or /INTA = "L" status that is set at this time can be set to OFF by writing a "0" to these bits.

| AAFG,BAFG | Data | Description                                |         |  |  |  |  |  |
|-----------|------|--------------------------------------------|---------|--|--|--|--|--|
| D 1       | 0    | Alarm register does not match current time | Default |  |  |  |  |  |
| Read      | 1    | Alarm register match current time          |         |  |  |  |  |  |
| Write     | 0    | /INTA or /INTB pin = OFF (H)               | Default |  |  |  |  |  |
| WITTE     | 1    | Setting prohibited                         |         |  |  |  |  |  |

### • SL2, SL1:

Interrupt output select bits. Two alarm pulses (Alarm\_A and alarm\_B), periodic interrupt output (INT), 32kHz clock pulses may be output to the /INTA or /INTB pins selectively by SL1 and SL2.

| SL2 | SL1 | Description                                                                          |     |
|-----|-----|--------------------------------------------------------------------------------------|-----|
| 0   | 0   | Output Alarm_A, Alarm_B, INT to the /INTA. Output 32kHz clock pulses to /INTB.  Defa | ult |
| 0   | 1   | Output Alarm_A, INT to the /INTA. Output 32kHz clock pulses, Alarm_B to /INTB.       |     |
| 1   | 0   | Output Alarm_A, Alarm_B to the /INTA. Output 32kHz clock pulses, INT to /INTB.       |     |
| 1   | 1   | Output Alarm_A to the /INTA. Output 32kHz clock pulses, Alarm_B, INT to /INTB.       |     |

#### • /12, 24:

This bit is used to select between 12-hour clock operation and 24-hour clock operation.

| 12/24 | Description          |               | T             | ime           |               |
|-------|----------------------|---------------|---------------|---------------|---------------|
|       |                      | 24-hour clock | 12-hour clock | 24-hour clock | 12-hour clock |
|       |                      | 00            | 12 ( AM 12)   | 12            | 32 ( PM 12 )  |
| 0     | 10.1                 | 01            | 01 ( AM 01 )  | 13            | 21 ( PM 01 )  |
| U     | 12-hour time display | 02            | 02 ( AM 02 )  | 14            | 22 ( PM 02 )  |
|       |                      | 03            | 03 ( AM 03 )  | 15            | 23 ( PM 03 )  |
|       |                      | 04            | 04 ( AM 04 )  | 16            | 24 ( PM 04 )  |
|       |                      | 05            | 05 ( AM 05 )  | 17            | 25 ( PM 05 )  |
|       |                      | 06            | 06 ( AM 06 )  | 18            | 26 ( PM 06 )  |
|       |                      | 07            | 07 ( AM 07 )  | 19            | 27 ( PM 07 )  |
| 1     | 24 1                 | 08            | 08 ( AM 08 )  | 20            | 28 ( PM 08 )  |
| 1     | 24-hour time display | 09            | 09 ( AM 09 )  | 21            | 29 ( PM 09 )  |
|       |                      | 10            | 10 ( AM 10 )  | 22            | 30 ( PM 10 )  |
|       |                      | 11            | 11 ( AM 11 )  | 23            | 31 ( PM 11 )  |

<sup>\*</sup> Be sure to select between 12-hour and 24-hour clock operation before writing the time data.

#### **Examples:**

|                          | Alarm_A/B: Day-of-the-week |      |      |      |      |      |      | Alarm_A       | Alarm_A/B: Minute |               |
|--------------------------|----------------------------|------|------|------|------|------|------|---------------|-------------------|---------------|
| Alarm time settings      | Sun.                       | Mon. | Tue. | Wed. | Thu. | Fri. | Sat. | 24-hour       | 12-hour           | Minute        |
|                          | AW0                        | AW1  | AW2  | AW3  | AW4  | AW5  | AW6  | (Hexadecimal) | (Hexadecimal)     | (Hexadecimal) |
| AM 00:00 every day       | 1                          | 1    | 1    | 1    | 1    | 1    | 1    | 00            | 00                | 00            |
| AM 01:30 every day       | 1                          | 1    | 1    | 1    | 1    | 1    | 1    | 01            | 01                | 30            |
| AM 11:59 on Mon.         | 0                          | 1    | 0    | 0    | 0    | 0    | 0    | 11            | 11                | 59            |
| PM 00:00 on Mon. to Fri. | 0                          | 1    | 1    | 1    | 1    | 1    | 0    | 12            | 32                | 00            |
| PM 01:30 on Sun.         | 1                          | 0    | 0    | 0    | 0    | 0    | 0    | 13            | 21                | 30            |
| PM 11:59 on Mon, Wed.    | 0                          | 1    | 0    | 1    | 0    | 0    | 0    | 23            | 31                | 59            |

## WAFG, DAFG and /INTA, /INTB output





## **Periodic Interrupt Function**

Periodic interrupt output can be obtained via PT7C4372A/C: /INTA or /INTB pin. Select among five periodic-cycle settings: 2 Hz (once per 0.5 seconds), 1 Hz (once per second), 1/60 Hz (once per minute), 1/3600 Hz (once per hour), or monthly (on the 1 st of each month).

Select between two output waveforms for periodic interrupts: an ordinary pulse waveform (2 Hz or 1 Hz) or a waveform (every second, minute, hour, or month) for CPU-level interrupts that can support CPU interrupts.

A polling function is also provided to enable monitoring of pin states via registers.

### **Related registers**

Period interrupts output via PT7C4372A/C: /INTA, /INTB

| Addr. | Function  | Bit 7 | Bit 6 | Bit 5   | Bit 4          | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|-------|-----------|-------|-------|---------|----------------|-------|-------|-------|-------|
| Е     | Control 1 | AALE  | BALE  | SL2     | SL1            | TEST  | CT2   | CT1   | CT0   |
| F     | Control 2 | -     | -     | /12, 24 | ADJ or<br>XSTP | /CLEN | CTFG  | AAFG  | BAFG  |

#### • SL2, SL1

Interrupt output select bits. Two alarm pulses (Alarm\_A and alarm\_B), periodic interrupt output (INT), 32kHz clock pulses may be output to the /INTA or /INTB pins selectively by SL1 and SL2.

| SL2 | SL1 | Description                                                                             |
|-----|-----|-----------------------------------------------------------------------------------------|
| 0   | 0   | Output Alarm_A, Alarm_B, INT to the /INTA. Output 32kHz clock pulses to /INTB.  Default |
| 0   | 1   | Output Alarm_A, INT to the /INTA. Output 32kHz clock pulses, Alarm_B to /INTB.          |
| 1   | 0   | Output Alarm_A, Alarm_B to the /INTA. Output 32kHz clock pulses, INT to /INTB.          |
| 1   | 1   | Output Alarm_A to the /INTA. Output 32kHz clock pulses, Alarm_B, INT to /INTB.          |

#### • CTFG:

During a read operation, this bit indicates the /INTA or /INTB pin's periodic interrupt output status. This status can be set as OFF by writing a "0" to this bit when /INTA or /INTB = "H".

| CTFG  | Data | Description                                                                                                                                                                                                           |         |
|-------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| D 1   | 0    | Periodic interrupt output OFF status; /INTA or /INTB= OFF (Hi-z) Read                                                                                                                                                 | Default |
| Read  | 1    | Periodic interrupt output ON status; /INTA or /INTB= "L"                                                                                                                                                              |         |
| Write | 0    | A "0" can be written only when the periodic interrupt is in level mode, at which time the /INTA or /INTB pin is set to OFF ("H") status. After a "0" is written, the value still becomes "1" again at the next cycle. | Default |
|       | 1    | Setting prohibited                                                                                                                                                                                                    |         |



#### • CT2, CT1, CT0:

Periodic interrupt output select bits.

| CT2 | CT1 | СТО |                | Description                                                  |     |  |  |  |  |
|-----|-----|-----|----------------|--------------------------------------------------------------|-----|--|--|--|--|
| C12 | CII | C10 | Wave Form Mode | Cycle / Falling Timing                                       |     |  |  |  |  |
| 0   | 0   | 0   | -              | Off ("H") Defau                                              | ult |  |  |  |  |
| 0   | 0   | 1   | -              | Fixed at "L"                                                 |     |  |  |  |  |
| 0   | 1   | 0   | Pulse          | 2Hz (duty 50%)                                               |     |  |  |  |  |
| 0   | 1   | 1   | Pulse          | 1Hz (duty 50%)                                               |     |  |  |  |  |
| 1   | 0   | 0   | Level          | Every second (synchronized with second count up)             |     |  |  |  |  |
| 1   | 0   | 1   | Level          | Every minute (Occurs when seconds reach ":00")               |     |  |  |  |  |
| 1   | 1   | 0   | Level          | Every hour (Occurs when minutes and seconds reach "00:00")   |     |  |  |  |  |
| 1   | 1   | 1   | Level          | Level Every month (Occurs at 00:00:00 on first day of month) |     |  |  |  |  |

## Mode-specific output waveforms

#### 1) Pulse mode:

Output 2Hz, 1Hz clock pulse.





#### 2) Level mode:

One second, one minute or one month may be selected for an interrupt cycle. Counting up of seconds is matched with falling edge of interrupt output.



### 3) When the time trimming circuit is used, periodic interrupt cycle changes every 20 seconds.

Pulse mode: The period during which the output pulse is low can be adjusted backward or forward up to  $\pm 3.784$ ms ( $\pm 3.875$ ms when 32.000kHz crystal is used).

For example, the duty for the 1-Hz setting can be adjusted  $\pm 0.3784\%$  (or  $\pm 0.3875\%$  when 32.000kHz crystal is used) from 50%.

Level mode: a one-second period can be adjusted backward or forward up to ±3.784 ms (±3.875ms when 32.000kHz crystal is used).

#### **Various Detection Function**

PT7C4372A/C detection function includes oscillation stop detection as well as reporting of detection results in corresponding bits of Control 2 register.

The status of the power supply, oscillation circuit, and clock can be confirmed by checking these results.

## Related register

| Addr. | Function  | Bit 7 | Bit 6 | Bit 5   | Bit 4          | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|-------|-----------|-------|-------|---------|----------------|-------|-------|-------|-------|
| F     | Control 2 | -     | -     | /12, 24 | ADJ or<br>XSTP | /CLEN | CTFG  | AAFG  | BAFG  |

### Oscillation stop detection

When read control register is 2 bit 4, this bit is as XSTP bit sensing oscillator halt. This bit is as 30 second adjust bit when write.

| XSTP   | Data | Description               |         |
|--------|------|---------------------------|---------|
| Daniel | 0    | Ordinary oscillation.     |         |
| Read   | 1    | Oscillator halts sensing. | Default |

This bit senses the oscillator halt. When oscillation is halted after initial power on from 0V or drop in supply voltage, the bit is set to "1" and remains to be "1" after it is restarted. This bit may be used to judge validity of clock and calendar count data after power on or supply voltage drop. When this bit is set to "1", the Time Trimming register, Control 1 register, /CLEN and TEST bits are reset to "0". /INTA will stop output and the /INTB will output 32-kHz clock pulses. This bit is set to "0" by setting the control register 2 during ordinary oscillation.

<sup>\*</sup>Note with caution that detection functions may not operate correctly when power flickers occur.



## Reading / Writing Data via the I<sup>2</sup>C Bus Interface

#### Overview of I<sup>2</sup>C-BUS

The I<sup>2</sup>C bus supports bi-directional communications via two signal lines: the SDA (data) line and SCL (clock) line. A combination of these two signals is used to transmit and receive communication start/stop signals, data signals, acknowledge signals, and so on. Both the SCL and SDA signals are held at high level whenever communications are not being performed. The starting and stopping of communications is controlled at the rising edge or falling edge of SDA while SCL is at high level. During data transfers, data changes that occur on the SDA line are performed while the SCL line is at low level, and on the receiving side the data is captured while the SCL line is at high level. In either case, the data is transferred via the SCL line at a rate of one bit per clock pulse. The I<sup>2</sup>C bus device does not include a chip select pin such as is found in ordinary logic devices. Instead of using a chip select pin, slave addresses are allocated to each device and the receiving device responds to communications only when its slave address matches the slave address in the received data.

#### **System Configuration**

All ports connected to the  $I^2C$  bus must be either open drain or open collector ports in order to enable AND connections to multiple devices.

SCL and SDA are both connected to the Vcc line via a pull-up resistance. Consequently, SCL and SDA are both held at high level when the bus is released (when communication is not being performed).

Fig 4. System configuration





## Starting and Stopping I<sup>2</sup>C Bus Communications

**Fig 5.** Starting and stopping on I<sup>2</sup>C bus



#### 1) START condition, repeated START condition, and STOP condition

- a) START condition
  - SDA level changes from high to low while SCL is at high level
- b) STOP condition
  - SDA level changes from low to high while SCL is at high level
- c) Repeated START condition (RESTART condition)

In some cases, the START condition occurs between a previous START condition and the next STOP condition, in which case the second START condition is distinguished as a RESTART condition. Since the required status is the same as for the START condition, the SDA level changes from high to low while SCL is at high level.

#### 2) Caution points

- a) The master device always controls the START, RESTART, and STOP conditions for communications.
- b) The master device does not impose any restrictions on the timing by which STOP conditions affect transmissions, so communications can be forcibly stopped at any time while in progress. (However, this is only when this RTC module is in receiver mode (data reception mode = SDA released).
- c) When communicating with this RTC module, the series of operations from transmitting the START condition to transmitting the STOP condition should occur within 0.5 seconds. (A RESTART condition may be sent between a START condition and STOP condition, but even in such cases the series of operations from transmitting the START condition to transmitting the STOP condition should still occur within 0.5 seconds.)

If this series of operations requires 0.5 to 1.0 seconds or longer, the I<sup>2</sup>C bus interface will be automatically cleared and set to standby mode by this RTC module's bus timeout function. Note with caution that both write and read operations are invalid for communications that occur during or after this auto clearing operation. (When the read operation is invalid, all data that is read has a value of "1").

Restarting of communications begins with transfer of the START condition again.

d) When communicating with this RTC module, wait at least 1.3 µs between transferring a STOP condition (to stop communications) and transferring the next START condition (to start the next round of communications). (If any carries occur in the time data during this communication period, corrections are made during this period.)

Fig 6. Interval between start and st





## Data Transfers and Acknowledge Responses during I<sup>2</sup>C-BUS Communication

#### 1) Data transfers

Data transfers are performed in 8-bit (1 byte) units once the START condition has occurred. There is no limit on the amount (bytes) of data that are transferred between the START condition and STOP condition. (However, the transfer time must be no longer than 0.5 seconds and access to the Address Dh (Reserved) register is prohibited.)

The address auto increment function operates during both write and read operations. After address Fh, increment goes to address 0h. Updating of data on the transmitter (transmitting side)'s SDA line is performed while the SCL line is at low level. The receiver (receiving side) captures data while the SCL line is at high level.



<sup>\*</sup>Note with caution that if the SDA data is changed while the SCL line is at high level, it will be treated as a START, RESTART, or STOP condition.

#### 2) Data acknowledge response (ACK signal)

When transferring data, the receiver generates a confirmation response (ACK signal, low active) each time an 8-bit data segment is received. If there is no ACK signal from the receiver, it indicates that normal communication has not been established. (This does not include instances where the master device intentionally does not generate an ACK signal.)

Immediately after the falling edge of the clock pulse corresponding to the 8th bit of data on the SCL line, the transmitter releases the SDA line and the receiver sets the SDA line to low (= acknowledge) level.



After transmitting the ACK signal, if the Master remains the receiver for transfer of the next byte, the SDA is released at the falling edge of the clock corresponding to the 9th bit of data on the SCL line. Data transfer resumes when the Master becomes the transmitter.

When the Master is the receiver, if the Master does not send an ACK signal in response to the last byte sent from the slave that indicates to the transmitter that data transfer has ended. At that point, the transmitter continues to release the SDA and awaits a STOP condition from the Master.

#### **Slave Address**

The I<sup>2</sup>C bus device does not include a chip select pin such as is found in ordinary logic devices. Instead of using a chip select pin, slave addresses are allocated to each device.

All communications begin with transmitting the [START condition] + [slave address (+ R/W specification)]. The receiving device responds to this communication only when the specified slave address it has received matches its own slave address.

Slave addresses have a fixed length of 7 bits. This RTC's slave address is [ 0110 010 ].

An R/W bit ("\*" above) is added to each 7-bit slave address during 8-bit transfers.

#### Table

|       | Transfer data |       |       | S1    | ave addre | ess   |       |       | R / W bit   |
|-------|---------------|-------|-------|-------|-----------|-------|-------|-------|-------------|
|       | Transici data | bit 7 | bit 6 | bit 5 | bit 4     | bit 3 | bit 2 | bit 1 | bit 0       |
| Read  | 65 h          | 0     | 1     | 1     | 0         | 0     | 1     | 0     | 1 (= Read)  |
| Write | 64 h          |       | 1     | 1     | 0         | U     | 1     | U     | 0 (= Write) |

#### I<sup>2</sup>C Bus's Basic Transfer Format

| s  | Start indication P | Stop indication A | RTC Acknowledge    |
|----|--------------------|-------------------|--------------------|
| Sr | Restart indication | A                 | Master Acknowledge |

# 1) Write via I<sup>2</sup>C bus

| S     | 0     | Slave | ade  | dres: | ı .  | (7 b | 1    | )    | 0     | write<br>0 | Α           | ۱      | Addr.<br>0 h                    |      | •      | Tı 0    | ansi  | fer m | ı  | A           | bit<br>7 | bit<br>6 | bit<br>5 | bit<br>4 | bit<br>3 |  | bit<br>0 | Α           | Р    |
|-------|-------|-------|------|-------|------|------|------|------|-------|------------|-------------|--------|---------------------------------|------|--------|---------|-------|-------|----|-------------|----------|----------|----------|----------|----------|--|----------|-------------|------|
| Start | Slave | addı  | ress | + wr  | rite | e sp | peci | fica | ition |            | A<br>C<br>K | C<br>K | Address<br>1) Speci<br>2) Speci | fies | the wi | ite sta | art a | ddres | s; | A<br>C<br>K | Wr       | ite da   | ta       |          |          |  |          | A<br>C<br>K | Stop |



# 2) Read via I<sup>2</sup>C bus

#### a) Standard read



#### b) Simplified read





## c) Simplified read with no start address indicating

Only when reading from address Fh (Fh  $\rightarrow$  0h  $\rightarrow$  1h  $\rightarrow$  2h, etc.), a read operation can be performed without specifying the read start address or the transfer mode.

| s     |   | o     | Slav | re ad | ddre | i | (7 b | oits) | 0 | Read | А           | bit<br>7 | bit<br>6 | bit<br>5 | bit<br>4 | bit<br>3 | bit<br>2 | bit<br>1 | bit<br>O | А           | bit<br>7 | bit<br>6 | bit<br>5            | bit<br>4 | bit<br>3 | bit<br>2 | bit<br>1 | bit<br>0 | /A        | Р    |
|-------|---|-------|------|-------|------|---|------|-------|---|------|-------------|----------|----------|----------|----------|----------|----------|----------|----------|-------------|----------|----------|---------------------|----------|----------|----------|----------|----------|-----------|------|
| Start | H | Slave |      |       |      |   |      |       |   | 1    | A<br>C<br>K |          |          | ead fi   |          | ne sp    | ecifie   |          |          | A<br>C<br>K |          |          | D<br>auto<br>for th | incre    |          | to se    |          | d.       | N O A C K | Stop |

**Note:** The above steps are an example of transfers of one or two bytes only. There is no limit to the number of bytes transferred during actual communications. (However, the transfer time must be no longer than 0.5 seconds.)



# **Configuration of Oscillating Circuit and Timing Trimming**

## **Recommended Layout for Crystal**



#### **Considerations in Mounting Components Surrounding Oscillating Circuit**

- 1) Mount the crystal oscillators in the closest possible position to the IC.
- 2) Avoid laying any signal or power line close to the oscillation circuit (particularly in the area marked with "←A→" in the above figure).
- 3) Apply the highest possible insulation resistance between the OSCOUT pin and the PCB.
- 4) Avoid using any long parallel line to wire the OSCIN and OSCOUT pin.
- 5) Take extreme care not to cause condensation, which leads to various problems such as oscillation halt.

### **Built-in Capacitors Specifications and Recommended External Capacitors**

| Parameter                          |               | Symbol  | Тур | Unit |
|------------------------------------|---------------|---------|-----|------|
| Duild in conscitors                | OSCIN to GND  | $C_{G}$ | 20  | pF   |
| Build-in capacitors                | OSCOUT to GND | $C_D$   | 5   | pF   |
| Recommended External capacitors    | OSCIN to GND  | $C_1$   | 4   | pF   |
| for crystal C <sub>L</sub> =12.5pF | OSCOUT to GND | $C_2$   | 18  | pF   |

**Note**: The frequency of crystal can be optimized by external capacitor  $C_1$  and  $C_2$ , for frequency=32.768kHz,  $C_1$  and  $C_2$  should meet the equation as below:

Cpar + 
$$[(C_1+C_G)*(C_2+C_D)]/[(C_1+C_G)+(C_2+C_D)] = C_L$$

Cpar is all parasitical capacitor between X1 and X2.

C<sub>L</sub> is crystal's load capacitance.

## **Crystal Specifications**

| Parameter         | Symbol  | Min | Тур    | Max | Unit |
|-------------------|---------|-----|--------|-----|------|
| Nominal Frequency | $f_{O}$ | =   | 32.768 | -   | kHz  |
| Series Resistance | ESR     | =   | -      | 70  | kΩ   |
| Load Capacitance  | $C_{L}$ | -   | 12.5   | -   | pF   |



## **Measurement of Oscillation Frequency**



Oscillation Frequency Adjustment please refers to page 12, Clock Precision Adjustment Function.



# **Mechanical Information**

LE (8-pin TSSOP)









# **Ordering Information**

| Part Number | Package Code | Package                         |
|-------------|--------------|---------------------------------|
| PT7C4372ALE | L            | Lead free and Green 8-Pin TSSOP |
| PT7C4372CLE | L            | Lead free and Green 8-Pin TSSOP |
| PT7C4372AWE | W            | Lead free and Green 8-Pin SOIC  |
| PT7C4372CWE | W            | Lead free and Green 8-Pin SOIC  |

#### Note:

- E = Pb-free and Green
- Adding X Suffix= Tape/Reel

### Pericom Semiconductor Corporation • 1-800-435-2336 • www.pericom.com

Pericom reserves the right to make changes to its products or specifications at any time, without notice, in order to improve design or performance and to supply the best possible product. Pericom does not assume any responsibility for use of any circuitry described other than the circuitry embodied in Pericom product. The company makes no representations that circuitry described herein is free from patent infringement or other rights, of Pericom.