

#### Continental Device India Limited

An ISO/TS 16949, ISO 9001 and ISO 14001 Certified Company





TO-220

### BTA24 / BTB24 Triac Series

Absolute maximum ratings (Tamb=25°C)

| Parameter                                  |             | Symbol               | Value       | Unit | Test condition                               |
|--------------------------------------------|-------------|----------------------|-------------|------|----------------------------------------------|
| peak repetitive off-stage voltage          | BTA/BTB-600 | $V_{DRM}, V_{RRM}$   | 600         | V    | I <sub>D</sub> =0.1mA, I <sub>R</sub> =0.1mA |
| peak repetitive off-stage voltage          | BTA/BTB-800 | $V_{DRM}, V_{RRM}$   | 800         | V    | I <sub>D</sub> =0.1mA, I <sub>R</sub> =0.1mA |
| on-state RMS current                       |             | I <sub>T</sub> (RMS) | 25          | Α    | all conduction angles                        |
| NON repetitive surge peak on-state current |             | I <sub>TSM</sub>     | 250         | Α    | Tp=10ms, T <sub>j</sub> =25 ºC               |
| critical rate of rise on-state current     |             | dI/dt                | 50          | A/μs | I <sub>TM</sub> =20A, I <sub>G</sub> =50mA   |
| peak gate current                          |             | I <sub>GM</sub>      | 4           | Α    | tp=20μs                                      |
| average gate power dissipation             |             | P <sub>G</sub> (AV)  | 1           | W    |                                              |
| storage temperature range                  |             | Tstg                 | -40 to +150 | °C   |                                              |
| operating junction temperature range       |             | Tj                   | 125         | °C   |                                              |

Electrical characteristics (Tj=25°C) unless otherwise specified

| Parameter                               | Symbol               | Value           | Unit | Test condition                            |
|-----------------------------------------|----------------------|-----------------|------|-------------------------------------------|
| gate trigger current                    | I <sub>GT</sub>      | <u>≤</u> 50     | mA   | $T_{2}+G_{+}$ $V_{D}=12V$ , $I_{T}=0.1A$  |
|                                         |                      | <u>&lt;</u> 50  | mA   | T2+G- $V_D=12V$ , $I_T=0.1A$              |
|                                         |                      | <u>&lt;</u> 50  | mA   | T2-G- $V_D=12V$ , $I_T=0.1A$              |
|                                         |                      | <u>&lt;</u> 100 | mA   | T2-G+ $V_D=12V$ , $I_T=0.1A$              |
| gate trigger voltage                    | $V_{GT}$             | <u>&lt;</u> 1.3 | V    | V <sub>D</sub> =12V, I <sub>T</sub> =0.1A |
| hold current                            | I <sub>H</sub>       | <u>&lt;</u> 50  | mA   | V <sub>D</sub> =12V, I <sub>T</sub> =0.1A |
| critical rate of rise off-state voltage | dv/dt                | <u>&gt;</u> 200 | V/µs | $V_D=67\%V_{DRM}$                         |
| on-state voltage                        | $V_{TM}$             | <u>≤</u> 1.55   | V    | I <sub>T</sub> =35A                       |
| off-state leakage current               | I <sub>DRM</sub>     | <u>&lt;</u> 3.0 | mA   | $V_D=V_{DRM}, V_R=V_{RRM}; T_j=125$ °C    |
|                                         | $R_{th(j-a)}$        | 60              |      |                                           |
| thermal resistance                      | $R_{th(j-c)}$        | 1.7             | °C/W | BTA                                       |
|                                         | R <sub>th(j-c)</sub> | 0.8             |      | BTB                                       |

#### Disclaimer

The product information and the selection guides facilitate selection of the CDIL's Discrete Semiconductor Device(s) best suited for application in you product(s) as per your requirement. It is recommended that you completely review our Data Sheet(s) so as to confirm that the Device(s) meet functionalit parameters for your application. The information furnished in the Data Sheet and on the CDIL Web Site/CD are believed to be accurate and reliable. CDI however, does not assume responsibility for inaccuracies or incomplete information. Furthermore, CDIL does not assume liability whatsoever, arising out c the application or use of any CDIL product; neither does it convey any license under its patent rights nor rights of others. These products are not designed f use in life saving/support appliances or systems. CDIL customers selling these products (either as individual Discrete Semiconductor Devices or incorporated i their end products), in any life saving/support appliances or systems or applications do so at their own risk and CDIL will not be responsible for any damage resulting from such sale(s).

CDIL strives for continuous improvement and reserves the right to change the specifications of its products without prior notice.



CDIL is a registered Trademark of
Continental Device India Limited
C-120 Naraina Industrial Area, New Delhi 110 028, India.

Telephone + 91-11-2579 6150, 4141 1112 Fax + 91-11-2579 5290, 4141 1119
email@cdil.com www.cdilsemi.com

# PACKAGE TO-220 AB



| DIM | MIN   | TYP.  | MAX   |
|-----|-------|-------|-------|
| Α   | 15.20 |       | 15.90 |
| a1  |       | 3.75  |       |
| a2  | 13.00 |       | 14.00 |
| В   | 10.00 |       | 10.40 |
| b1  | 0.61  |       | 0.88  |
| b2  | 1.23  |       | 1.32  |
| С   | 4.40  |       | 4.60  |
| c1  | 0.49  |       | 0.70  |
| c2  | 2.40  |       | 2.72  |
| е   | 2.40  |       | 2.70  |
| F   | 6.20  |       | 6.60  |
|     | 3.75  |       | 3.85  |
| 14  | 15.80 | 16.40 | 16.80 |
| L   | 2.65  |       | 2.95  |
| 12  | 1.14  |       | 1.70  |
| 13  | 1.14  |       | 1.70  |
| М   |       | 2.60  |       |

ALL DIMENSIONS ARE IN mm



## PIN CONFIGURATION:-

- 1. MAIN TERMINAL 1
- 2. MAIN TERMINAL 2
- 3. GATE