# Ignition IGBT 18 Amps, 400 Volts

## N-Channel D<sup>2</sup>PAK

This Logic Level Insulated Gate Bipolar Transistor (IGBT) features monolithic circuitry integrating ESD and Overvoltage clamped protection for use in inductive coil drivers applications. Primary uses include Ignition, Direct Fuel Injection, or wherever high voltage and high current switching is required.

#### **Features**

- Ideal for Coil-on-Plug Applications
- Gate-Emitter ESD Protection
- Temperature Compensated Gate-Collector Voltage Clamp Limits Stress Applied to Load
- Integrated ESD Diode Protection
- New Design Increases Unclamped Inductive Switching (UIS) Energy Per Area
- Low Threshold Voltage to Interface Power Loads to Logic or Microprocessor Devices
- Low Saturation Voltage
- High Pulsed Current Capability
- Integrated Gate-Emitter Resistor (R<sub>GE</sub>)
- Emitter Ballasting for Short-Circuit Capability
- These are Pb-Free Devices

#### MAXIMUM RATINGS (T<sub>J</sub> = 25°C unless otherwise noted)

| Rating                                                            | Symbol                            | Value          | Unit                               |
|-------------------------------------------------------------------|-----------------------------------|----------------|------------------------------------|
| Collector-Emitter Voltage                                         | V <sub>CES</sub>                  | 430            | $V_{DC}$                           |
| Collector-Gate Voltage                                            | V <sub>CER</sub>                  | 430            | $V_{DC}$                           |
| Gate-Emitter Voltage                                              | V <sub>GE</sub>                   | 18             | $V_{DC}$                           |
| Collector Current-Continuous<br>@ T <sub>C</sub> = 25°C - Pulsed  | I <sub>C</sub>                    | 18<br>50       | A <sub>DC</sub><br>A <sub>AC</sub> |
| ESD (Human Body Model)<br>R = 1500 $\Omega$ , C = 100 pF          | ESD                               | 8.0            | kV                                 |
| ESD (Machine Model) R = 0 $\Omega$ , C = 200 pF                   | ESD                               | 800            | V                                  |
| Total Power Dissipation @ T <sub>C</sub> = 25°C Derate above 25°C | P <sub>D</sub>                    | 115<br>0.77    | W<br>W/°C                          |
| Operating and Storage Temperature Range                           | T <sub>J</sub> , T <sub>stg</sub> | -55 to<br>+175 | °C                                 |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

1



### ON Semiconductor®

http://onsemi.com

18 AMPS, 400 VOLTS  $V_{CE(on)} \le 2.0 \text{ V } @$   $I_C = 10 \text{ A}, V_{GE} \ge 4.5 \text{ V}$ 





#### **MARKING DIAGRAM**



GB8204x = Device Code

x = N or A

A = Assembly Location

Y = Year WW = Work Week G = Pb-Free Package

#### **ORDERING INFORMATION**

| Device       | Package                         | Shipping <sup>†</sup> |
|--------------|---------------------------------|-----------------------|
| NGB8204NT4G  | D <sup>2</sup> PAK<br>(Pb-Free) | 800 / Tape & Reel     |
| NGB8204ANT4G | D <sup>2</sup> PAK<br>(Pb-Free) | 800 / Tape & Reel     |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### UNCLAMPED COLLECTOR-TO-EMITTER AVALANCHE CHARACTERISTICS ( $-55^{\circ} \le T_{J} \le 175^{\circ}C$ )

| Characteristic                                                                                                                                                                                                                      | Symbol             | Value      | Unit |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------|------|
| Single Pulse Collector–to–Emitter Avalanche Energy $V_{CC}$ = 50 V, $V_{GE}$ = 5.0 V, Pk $I_L$ = 21.1 A, L = 1.8 mH, Starting $T_J$ = 25°C $V_{CC}$ = 50 V, $V_{GE}$ = 5.0 V, Pk $I_L$ = 18.3 A, L = 1.8 mH, Starting $T_J$ = 125°C | E <sub>AS</sub>    | 400<br>300 | mJ   |
| Reverse Avalanche Energy $V_{CC}$ = 100 V, $V_{GE}$ = 20 V, Pk I <sub>L</sub> = 25.8 A, L = 6.0 mH, Starting T <sub>J</sub> = 25°C                                                                                                  | E <sub>AS(R)</sub> | 2000       | mJ   |

#### MAXIMUM SHORT-CIRCUIT TIMES $(-55^{\circ}C \le T_{J} \le 150^{\circ}C)$

| Short Circuit Withstand Time 1 (See Figure 17, 3 Pulses with 10 ms Period) | t <sub>sc1</sub> | 750 | μs |
|----------------------------------------------------------------------------|------------------|-----|----|
| Short Circuit Withstand Time 2 (See Figure 18, 3 Pulses with 10 ms Period) | t <sub>sc2</sub> | 5.0 | ms |

#### THERMAL CHARACTERISTICS

| Characteristic                                                                         |                | Value | Unit |
|----------------------------------------------------------------------------------------|----------------|-------|------|
| Thermal Resistance, Junction-to-Case                                                   | $R_{	heta JC}$ | 1.3   | °C/W |
| Thermal Resistance, Junction-to-Ambient D2PAK (Note 1)                                 | $R_{	heta JA}$ | 50    | °C/W |
| Maximum Lead Temperature for Soldering Purposes, 1/8" from case for 5 seconds (Note 2) | TL             | 275   | °C   |

<sup>1.</sup> When surface mounted to an FR4 board using the minimum recommended pad size.

#### **ELECTRICAL CHARACTERISTICS**

| Characteristic                               | Symbol                 | <b>Test Conditions</b>                                        | Temperature                                                 | Min  | Тур | Max  | Unit             |
|----------------------------------------------|------------------------|---------------------------------------------------------------|-------------------------------------------------------------|------|-----|------|------------------|
| OFF CHARACTERISTICS                          |                        |                                                               |                                                             |      | •   |      | •                |
| Collector-Emitter Clamp Voltage              | BV <sub>CES</sub>      | I <sub>C</sub> = 2.0 mA                                       | $T_{J} = -40^{\circ}\text{C to } 150^{\circ}\text{C}$       | 380  | 395 | 420  | $V_{DC}$         |
|                                              |                        | I <sub>C</sub> = 10 mA                                        | $T_{J} = -40^{\circ}\text{C to } 150^{\circ}\text{C}$       | 390  | 405 | 430  |                  |
| Zero Gate Voltage Collector Current          | I <sub>CES</sub>       |                                                               | T <sub>J</sub> = 25°C                                       | -    | 2.0 | 10   | μA <sub>DC</sub> |
|                                              |                        | $V_{CE} = 350 \text{ V},$ $V_{GE} = 0 \text{ V}$              | T <sub>J</sub> = 150°C                                      | -    | 10  | 40*  |                  |
|                                              |                        | IGE 51                                                        | $T_J = -40^{\circ}C$                                        | -    | 1.0 | 10   |                  |
| Reverse Collector-Emitter Leakage            | I <sub>ECS</sub>       |                                                               | T <sub>J</sub> = 25°C                                       | -    | 0.7 | 1.0  | mA               |
| Current                                      |                        | $V_{CE} = -24 \text{ V}$                                      | T <sub>J</sub> = 150°C                                      | -    | 12  | 25*  |                  |
|                                              |                        |                                                               | $T_J = -40^{\circ}C$                                        | -    | 0.1 | 1.0  |                  |
| Reverse Collector-Emitter Clamp              | B <sub>VCES(R)</sub>   |                                                               | T <sub>J</sub> = 25°C                                       | 27   | 33  | 37   | $V_{DC}$         |
| Voltage                                      | $I_C = -75 \text{ mA}$ | T <sub>J</sub> = 150°C                                        | 30                                                          | 36   | 40  |      |                  |
|                                              |                        |                                                               | $T_J = -40^{\circ}C$                                        | 25   | 32  | 35   |                  |
| Gate-Emitter Clamp Voltage                   | BV <sub>GES</sub>      | $I_G = 5.0 \text{ mA}$                                        | $T_{J} = -40^{\circ}\text{C to } 150^{\circ}\text{C}$       | 11   | 13  | 15   | $V_{DC}$         |
| Gate-Emitter Leakage Current                 | I <sub>GES</sub>       | V <sub>GE</sub> = 10 V                                        | $T_J = -40^{\circ}\text{C} \text{ to } 150^{\circ}\text{C}$ | 384  | 640 | 700  | μA <sub>DC</sub> |
| Gate Emitter Resistor                        | R <sub>GE</sub>        | -                                                             | $T_J = -40^{\circ}\text{C} \text{ to } 150^{\circ}\text{C}$ | 10   | 16  | 26   | $_{k}\Omega$     |
| ON CHARACTERISTICS (Note 3)                  |                        |                                                               |                                                             |      | •   |      |                  |
| Gate Threshold Voltage                       | V <sub>GE(th)</sub>    |                                                               | T <sub>J</sub> = 25°C                                       | 1.1  | 1.4 | 1.9  | $V_{DC}$         |
|                                              |                        | I <sub>C</sub> = 1.0 mA,<br>V <sub>GE</sub> = V <sub>CE</sub> | T <sub>J</sub> = 150°C                                      | 0.75 | 1.0 | 1.4  |                  |
|                                              |                        |                                                               | $T_J = -40^{\circ}C$                                        | 1.2  | 1.6 | 2.1* |                  |
| Threshold Temperature Coefficient (Negative) | -                      | -                                                             | -                                                           | ı    | 3.4 | -    | mV/°C            |

<sup>\*</sup>Maximum Value of Characteristic across Temperature Range.

<sup>2.</sup> For further details, see Soldering and Mounting Techniques Reference Manua, SOLDERRM/D.

<sup>3.</sup> Pulse Test: Pulse Width  $\leq$  300  $\mu$ S, Duty Cycle  $\leq$  2%.



10000 Ciss 1000 C, CAPACITANCE (pF) 100  $C_{\text{oss}}$ 10  $C_{rs\underline{\underline{s}}}$ 1 0 0 20 40 60 80 100 120 140 160 V<sub>CF</sub>, COLLECTOR TO EMITTER VOLTAGE (V)

Figure 7. Collector-to-Emitter Voltage versus Gate-to-Emitter Voltage

Figure 8. Capacitance Variation







Figure 10. Minimum Open Secondary Latch
Current versus Temperature



Figure 11. Typical Open Secondary Latch Current versus Temperature



Figure 12. Inductive Switching Fall Time versus Temperature



Figure 13. Single Pulse Safe Operating Area (Mounted on an Infinite Heatsink at  $T_A = 25$ °C)



Figure 14. Single Pulse Safe Operating Area (Mounted on an Infinite Heatsink at  $T_A = 125$ °C)



Figure 15. Pulse Train Safe Operating Area (Mounted on an Infinite Heatsink at  $T_C = 25$ °C)



Figure 16. Pulse Train Safe Operating Area (Mounted on an Infinite Heatsink at  $T_C = 125$ °C)



Figure 17. Circuit Configuration for Short Circuit Test #1

Figure 18. Circuit Configuration for Short Circuit Test #2



Figure 19. Transient Thermal Resistance (Non-normalized Junction-to-Ambient mounted on minimum pad area)

#### PACKAGE DIMENSIONS

#### D<sup>2</sup>PAK 3 CASE 418B-04 **ISSUE J**



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. CONTROLLING DIMENSION: INCH.
- 418B-01 THRU 418B-03 OBSOLETE, NEW STANDARD 418B-04.

|     | INCHES |       | MILLIM   | IETERS |
|-----|--------|-------|----------|--------|
| DIM | MIN    | MAX   | MIN      | MAX    |
| Α   | 0.340  | 0.380 | 8.64     | 9.65   |
| В   | 0.380  | 0.405 | 9.65     | 10.29  |
| С   | 0.160  | 0.190 | 4.06     | 4.83   |
| D   | 0.020  | 0.035 | 0.51     | 0.89   |
| E   | 0.045  | 0.055 | 1.14     | 1.40   |
| F   | 0.310  | 0.350 | 7.87     | 8.89   |
| G   | 0.100  | BSC   | 2.54 BSC |        |
| Н   | 0.080  | 0.110 | 2.03     | 2.79   |
| J   | 0.018  | 0.025 | 0.46     | 0.64   |
| K   | 0.090  | 0.110 | 2.29     | 2.79   |
| L   | 0.052  | 0.072 | 1.32     | 1.83   |
| М   | 0.280  | 0.320 | 7.11     | 8.13   |
| N   | 0.197  | REF   | 5.00     | REF    |
| P   | 0.079  | REF   | 2.00 REF |        |
| R   | 0.039  | REF   | 0.99     | REF    |
| S   | 0.575  | 0.625 | 14.60    | 15.88  |
| V   | 0.045  | 0.055 | 1.14     | 1.40   |

STYLE 4: PIN 1. GATE

5.08

0.20

SCALE 3:1

- 2. COLLECTOR 3. EMITTER
- COLLECTOR



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

ON Semiconductor and un are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice on semiconductor and are registered readerlands of semiconductor Components industries, Ite (SCILLC) as Solitude services are injected in the chargest with the control of the products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA **Phone**: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center

Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative