



### **Dual LIN Transceiver**

#### DATASHEET

### **Features**

- Operating range from 5V to 27V
- Baud rate up to 20Kbaud
- LIN physical layer according to LIN specification 2.0, 2.1 and SAEJ2602-2
- Fully compatible with 3.3V and 5V devices
- TXD dominant timeout timer
- Normal and Sleep Mode
- Wake-up capability via LIN bus (90µs dominant)
- Very low standby current during Sleep Mode (10μA)
- Bus pin is overtemperature and short-circuit protected versus GND and battery
- LIN input current < 2µA if VBAT Is disconnected</li>
- Overtemperature protection
- High EMC level
- Interference and damage protection according to ISO/CD 7637
- Fulfills the OEM hardware requirements for LIN in automotive applications rev. 1.1
- Transceiver 2: additional INH high side switch output and high voltage WAKE input

### **Description**

The Atmel® ATA6670 is a fully integrated Dual-LIN transceiver complying with the LIN specification 2.0, 2.1, and SAEJ2602-2. There are two completely independent and separated LIN transceivers integrated in one package (only the GND pins GND1 and GND2 are internally connected). Each of them interfaces with the LIN protocol handler and the physical layer.

The two LIN transceivers are nearly identical, the only difference is an additional WAKE input and an INH output at transceiver 2.

The device is designed to handle the low-speed data communication in vehicles, for example, in convenience electronics. Improved slope control at the LIN driver ensures secure data communication up to 20Kbaud. Sleep mode guarantees minimal current consumption for each transceiver even in the case of a floating bus line or a short-circuit on the LIN bus to GND. The Atmel ATA6670 features advanced EMI and ESD performance.

Figure 1. Block Diagram





# 1. Pin Configuration

Figure 1-1. Pinning DFN14



Table 1-1. Pin Description

| Pin | Symbol | Function                                                                                                     |
|-----|--------|--------------------------------------------------------------------------------------------------------------|
| 1   | RXD1   | Receives data output 1 (open drain)                                                                          |
| 2   | EN1    | Enables Normal mode 1. When the input is open or low, transceiver 1 is in Sleep mode.                        |
| 3   | TXD1   | Transmits data input 1                                                                                       |
| 4   | RXD2   | Receives data output 2 (open drain)                                                                          |
| 5   | EN2    | Enables Normal mode 2. When the input is open or low, transceiver 2 is in Sleep mode.                        |
| 6   | WAKE2  | High voltage input for local wake-up request. If not needed, connect directly to VS2                         |
| 7   | TXD2   | Transmits data input 2. Active low output (strong pull-down) after a local wake-up request at transceiver 2. |
| 8   | GND2   | Ground 2                                                                                                     |
| 9   | LIN2   | LIN bus line 2 input/output                                                                                  |
| 10  | VS2    | Battery supply 2                                                                                             |
| 11  | INH2   | VS2- related high-side switch output for controlling an external load, such as a voltage divider             |
| 12  | GND1   | Ground 1                                                                                                     |
| 13  | LIN1   | LIN bus line 1 input/output                                                                                  |
| 14  | VS1    | Battery supply 1                                                                                             |



## 2. Functional Description

The functions described in the following text apply to each LIN transceiver. Therefore, if pin LIN is stated, this applies to each of the two receivers (LIN1 and LIN2), which work completely independently. The only internal connection is between GND1 and GND2. The functions only available at transceiver 2 are marked accordingly.

## 2.1 Physical Layer Compatibility

Since the LIN physical layer is independent of higher LIN layers (e.g., the LIN protocol layer), all nodes with a LIN physical layer according to revision 2.x can be mixed with LIN physical layer nodes, which are based on older versions (i.e., LIN 1.0, LIN 1.1, LIN 1.2, LIN 1.3) without any restrictions.

## 2.2 Supply Pin (VS)

Undervoltage detection is implemented to disable transmission if VS falls to a value below 5V in order to avoid false bus messages. After switching on VS, the corresponding transceiver switches to Fail-safe mode. The supply current for each transceiver in Sleep mode is typically 10µA.

## 2.3 Ground Pin (GND)

The Atmel ATA6670 does not affect the LIN bus in case of GND disconnection. It is able to handle a ground shift up to 11.5% of  $V_s$ .

## 2.4 Bus Pin (LIN)

A low-side driver with internal current limitation and thermal shutdown and an internal pull-up resistor are implemented as specified for LIN 2.x. The voltage range is from -27V to +40V. This pin exhibits no reverse current from the LIN bus to  $V_S$ , even in case of a GND shift or  $V_{Batt}$  disconnection. The LIN receiver thresholds are compatible with the LIN protocol specification. The fall time (from recessive to dominant) and the rise time (from dominant to recessive) are slope-controlled. The output has a self-adapting short-circuit limitation; in other words, during current limitation, the current decreases in proportion to an increase in chip temperature.

Note: The internal pull-up resistor is only active in normal and Fail-safe mode.

### 2.5 Input/Output Pin (TXD)

In Normal mode the TXD pin is the microcontroller interface to control the state of the LIN output. TXD must be at low level in order to have a low LIN bus. If TXD is high, the LIN output transistor is turned off and the bus is in recessive state. The TXD pin is compatible with both a 3.3V and 5V supply.

Only for the LIN transceiver 2: The TXD 2 pin is used in Fail-safe mode as an output in order to signal the wake-up source (see Section 2.14 "Wake- up Source Recognition (Only available at Transceiver 2)" on page 9). The TXD output is current limited to < 8mA.

#### 2.6 TXD Dominant Time-out Function

The TXD input has an internal pull-down resistor. An internal timer prevents the bus line from being driven permanently in dominant state. If TXD is forced to low longer than  $t_{DOM} > 70$ ms, the LIN pin is switched off (recessive mode). To reset this mode, switch TXD to high (> 10 $\mu$ s) before switching LIN to dominant again.

### 2.7 Output Pin (RXD)

This pin reports the state of the LIN bus to the microcontroller. LIN high (recessive) is reported by a high level at RXD, LIN low (dominant) is reported by a low voltage at RXD. The output is an open drain, therefore it is compatible with a 3.3V or 5V power supply. The AC characteristics are defined with a pull-up resistor of  $5k\Omega$  to 5V and a load capacitor of 20pF. The output is short current protected. In Unpowered mode ( $V_S = 0V$ ) RXD is switched off. For ESD protection a Zener diode is integrated with  $V_Z = 6.1V$ .



### 2.8 Enable Input Pin (EN)

This pin controls the operation mode of the LIN transceiver. If EN = 1, the LIN transceiver is in Normal mode, with the transmission path from TXD to LIN and from LIN to RXD both active. At a falling edge on EN, while TXD is already set to high, the device is switched to Sleep mode and no transmission is possible. In Sleep mode, the LIN bus pin is connected to  $V_S$  with a weak pull-up current source. The device can transmit only after being woken up. During Sleep mode the device is still supplied from the battery voltage. The supply current is typically  $10\mu$ A. The pin EN provides a pull-down resistor in order to force the transceiver into Sleep mode in case the pin is disconnected.

### 2.9 WAKE-up Input Pin (WAKE2, Only Available at Transceiver 2)

This pin is a high-voltage input used to wake up the transceiver 2 from Sleep mode. It is usually connected to an external transistor or a switch to generate a local wake-up. A pull-up current source with typically  $-10\mu$ A is implemented as well as a debounce timer with a typical debounce time of  $35\mu$ s.

Even if the WAKE2 pin is pulled to GND, it is possible to switch the transceiver 2 into Sleep mode.

If a local wake-up is not needed in the application, pin WAKE2 can be connected directly to pin VS2.

## 2.10 INH Output Pin (INH2, only available at Transceiver 2)

This pin is used to control an external load or to switch the LIN master pull-up resistor on/off at pin LIN2. The inhibit pin provides an internal switch towards VS2 which is protected by temperature monitoring. If transceiver 2 is in normal or Fail-safe mode, the inhibit high-side switch is turned on. When the transceiver 2 is in Sleep mode, the inhibit switch is turned off, thus disabling the connected external devices.

A wake-up event on LIN2 or at pin WAKE2 puts the transceiver 2 into Fail-safe mode and as a result the INH2 switches to the VS2 level. After a system power-up (VS2 rises from zero), the pin INH2 switches automatically to the VS2 level.

## 2.11 Operation Modes

1. Normal mode

This is the normal transmitting and receiving mode. All features are available.

#### Sleep mode

In this mode the transmission path is disabled and the device is in low power mode. Supply current from  $V_{Batt}$  is typically  $10\mu A$ . A wake-up signal (either from the LIN bus or the WAKE2 input) is detected and switches the corresponding transceiver to Fail-safe mode. If EN then switches to high, Normal mode is activated. Input debounce timers at pin WAKE2 ( $t_{WAKE}$ ), LIN ( $t_{BUS}$ ) and EN ( $t_{sleep,tnom}$ ) prevent undesirable wake-up events due to automotive transients or EMI. The internal termination between pin LIN and pin VS is disabled. Only a weak pull-up current (typical  $10\mu A$ ) between pin LIN and pin VS is present. Sleep mode can be activated independently of the current level on pin LIN.

#### 3. Fail-safe mode

At system power-up or after a wake-up event, the transceiver automatically switches to Fail-safe mode. When VS2 exceeds 5V, the transceiver 2 switches the INH2 pin to the VS2 level. LIN communication is switched off. The microcontroller of the application then confirms Normal mode by setting the EN pin to high.



Figure 2-1. Operating Modes



Table 2-1. Table of Modes

| Operating Mode | Transceiver | RXD                        | LIN           |
|----------------|-------------|----------------------------|---------------|
| Fail-safe      | Off         | High, except after wake-up | Recessive     |
| Normal         | On          | LIN-depending              | TXD-depending |
| Sleep          | Off         | High-ohmic                 | Recessive     |

### 2.12 Remote Wake-up via Dominant Bus State

A voltage lower than the LIN pre-wake detection VLINL at pin LIN activates the internal LIN receiver and starts the wake-up detection timer.

A falling edge at pin LIN, followed by a dominant bus level  $V_{BUSdom}$  maintained for a certain period of time (>  $t_{BUS}$ ) and a rising edge at pin LIN results in a remote wake-up request. The transceiver switches to Fail-safe mode, at transceiver 2 the INH2 output is activated (switches to VS2) and the internal termination resistor is switched on. The remote wake-up request is indicated by a low level at pin RXD to interrupt the microcontroller (see Figure 2-2).

Figure 2-2. LIN Wake-up Waveform Diagram





In Sleep mode the device has a very low current consumption even during short-circuits or floating conditions on the bus. A floating bus can arise if the master pull-up resistor is missing, e.g., it is switched off when the LIN master is in Sleep mode or even if the power supply of the master node is switched off.

In order to minimize the current consumption  $I_{VS}$  during voltage levels at the LIN pin below the LIN pre-wake threshold, the receiver is activated only for a specific time  $t_{mon}$ . If  $t_{mon}$  elapses while the voltage at the bus is lower than pre-wake detection low  $(V_{LINL})$  and higher than the LIN-dominant level, the receiver is switched off again and the circuit reverts to Sleep mode. The current consumption is then the result of  $I_{VSsleep}$  plus  $I_{LINwake}$ . If a dominant state is reached on the bus, no wake-up will occur. Even if the voltage rises above the pre-wake detection high  $(V_{LINH})$ , the IC will stay in Sleep mode (see Figure 2-3 on page 7).

This means the LIN bus must be above the pre-wake detection threshold  $V_{LINH}$  for a few microseconds before a new LIN wake-up is possible.

Figure 2-3. Floating LIN Bus During Sleep Mode





If the Atmel® ATA6670 is in Sleep mode and the voltage level at the LIN is in dominant state ( $V_{LIN} < V_{BUSdom}$ ) for a period of time exceeding  $t_{mon}$  (during a short circuit at LIN, for example), the IC switches back to Sleep mode. The VS current consumption then consists of  $I_{VSsleep}$  plus  $I_{LINWAKE}$ . After a positive edge at pin LIN the IC switches directly to Fail-safe mode (see Figure 2-4).



Figure 2-4. Short-circuit to GND on the LIN Bus During Sleep Mode

## 2.13 Local WAKE-up via Pin WAKE2 (Only Available at Transceiver 2)

A falling edge at pin WAKE2 followed by a low level maintained for a certain period of time (> t<sub>WAKE</sub>) results in a local wake-up request. According to ISO 7637, the wake-up time ensures that no transients create a wake-up. The transceiver 2 then switches to Fail-safe mode. Pin INH2 is activated (switches to VS2) and the internal slave termination resistor is switched on. The local wake-up request is indicated by a low level at pin RXD for interrupting the microcontroller and by a strong pull-down at pin TXD (see Figure 2-5 on page 9).

The voltage threshold for a wake-up signal is 3V below the VS2 voltage with an output current of typically –3µA. Even in the case of a continuos low at pin WAKE2 it is possible to switch the transceiver 2 into Sleep mode via a low level at pin EN2. The transceiver 2 will remain in Sleep mode for an unlimited time. To generate a new wake-up at pin WAKE2, a high signal for > 6µs is required. A negative edge then restarts the wake-up filtering time.





Figure 2-5. LIN Transceiver 2: Wake-up from Wake-up Switch (WAKE2)

## 2.14 Wake- up Source Recognition (Only available at Transceiver 2)

Transceiver 2 can distinguish between a local wake-up request at pin WAKE2 and a remote wake-up request via LIN 2. The wake-up source can be read at pin TXD in Fail-safe mode. If an external pull up resistor (typ.  $5k\Omega$ ) has been added on pin TXD2 to the power supply of the microcontroller, a high level indicates a remote wake-up request (weak pull down at pin TXD2), a low level indicates a local wake-up request (strong pull down at pin TXD2).

The wake-up request flag (indicated at pin RXD2) as well as the wake-up source flag (indicated at pin TXD2) are immediately reset if the microcontroller sets pin EN2 to high (see Figure 2-5 on page 9).

#### 2.15 Fail-safe Features

- During a short-circuit at LIN to V<sub>Battery</sub>, the output limits the output current to IBUS\_LIM. Due to the power dissipation, the chip temperature exceeds T<sub>off</sub>, and the LIN output is switched off. The chip cools down and after a hysteresis of T<sub>hys</sub> it switches the output on again.
- During a short-circuit from LIN to GND the transceiver can be switched into Sleep mode and even in this case the current consumption is lower than 45µA. If the short-circuit disappears, the transceiver starts with a remote wake-up.
- If a transceiver is in Sleep mode and a floating condition occurs on the bus, the transceiver automatically switches back to Sleep mode, thus decreasing current consumption to less than 45µA in this case.
- The reverse current is < 2μA at pin LIN during loss of V<sub>BAT</sub>; this is optimal behavior for bus systems where some slave nodes are supplied from battery or ignition.
- Pin EN provides a pull-down resistor to force the transceiver into Sleep mode if EN is disconnected.
- Pin RXD is set to floating if V<sub>BAT</sub> is disconnected.
- Pin TXD provides a pull-down resistor to provide a static low if TXD is disconnected.
- After switching the LIN transceiver into Normal mode the TXD pin must be pulled to high longer than 10µs in order to
  activate the LIN driver. This feature prevents the bus from being driven into dominant state when the LIN transceiver is
  switched into Normal mode and TXD is low.
- The INH2 output transistor at transceiver 2 is protected by temperature monitoring



## 3. Absolute Maximum Ratings

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

| Parameters                                                                                                                                         | Symbol    | Min.        | Тур. | Max.                  | Unit     |
|----------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-------------|------|-----------------------|----------|
| $V_{S1}$ , $V_{S2}$ - Continuous supply voltage                                                                                                    |           | -0.3        |      | +40                   | V        |
| WAKE2 - DC and transient voltage (with 2.7k $\Omega$ serial resistor) - Transient voltage according to ISO7637 (coupling 1nF)                      |           | -27<br>-150 |      | +40<br>+100           | V<br>V   |
| Logic pins (RXD1, RXD2, TXD1, TXD2, EN1, EN2)                                                                                                      |           | -0.3        |      | +5.5                  | V        |
| LIN1, LIN2 - DC voltage - Transient voltage according to ISO7637 (coupling 1nF)                                                                    |           | –27<br>–150 |      | +40<br>+100           | V<br>V   |
| INH2 - DC voltage                                                                                                                                  |           | -0.3        |      | V <sub>S2</sub> + 0.3 | V        |
| ESD according to IBEE LIN EMC Test specification 1.0 following IEC 61000-4-2 - Pin VS1, VS2, LIN1, LIN2 to GND - Pin WAKE2 (2.7kΩ serial resistor) |           | ±8<br>±6    |      |                       | KV<br>KV |
| ESD HBM following STM5.1 with 1.5k $\Omega$ / 100pF - Pin VS1, VS2, LIN1, LIN2, WAKE2, INH2 to GND                                                 |           | ±6          |      |                       | KV       |
| HBM ESD<br>ANSI/ESD-STM5.1<br>JESD22-A114<br>AEC-Q100 (002)                                                                                        |           | ±3          |      |                       | KV       |
| CDM ESD STM 5.3.1                                                                                                                                  |           | ±750        |      |                       | V        |
| Machine model ESD AEC-Q100-Rev.F (003)                                                                                                             |           | ±200        |      |                       | V        |
| Junction temperature                                                                                                                               | $T_j$     | <b>–40</b>  |      | +150                  | °C       |
| Storage temperature                                                                                                                                | $T_{stg}$ | <b>–</b> 55 |      | +150                  | °C       |

## 4. Thermal Characteristics

| Parameters                                                                                    | Symbol     | Min. | Тур. | Max. | Unit |
|-----------------------------------------------------------------------------------------------|------------|------|------|------|------|
| Thermal resistance junction to heat slug                                                      | $R_{thJC}$ |      | 8    |      | K/W  |
| Thermal resistance junction to ambient, where heat slug is soldered to PCB according to Jedec | $R_{thJA}$ |      | 45   |      | K/W  |
| Thermal shutdown                                                                              | $T_{off}$  | 150  | 165  | 180  | °C   |
| Thermal shutdown hysteresis                                                                   | $T_{hys}$  | 5    | 10   | 20   | °C   |



## 5. Electrical Characteristics

| No. | Parameters                                                      | Test Conditions                                                                              | Pin  | Symbol                  | Min.       | Тур. | Max. | Unit      | Type* |
|-----|-----------------------------------------------------------------|----------------------------------------------------------------------------------------------|------|-------------------------|------------|------|------|-----------|-------|
| 1   | V <sub>S</sub> Pin                                              |                                                                                              |      |                         |            |      |      |           |       |
| 1.1 | DC voltage range nominal                                        |                                                                                              | VS   | $V_S$                   | 5          | 13.5 | 27   | V         | Α     |
|     |                                                                 | Sleep mode $V_{LIN} > V_S - 0.5V$ $V_S < 14V$                                                | VS   | I <sub>VSsleep</sub>    |            | 10   | 20   | μA        | Α     |
| 1.2 | Supply current in Sleep mode                                    | Sleep mode,<br>bus shorted to GND<br>$V_{LIN} = 0V$<br>$V_{S} < 14V$                         | VS   | I <sub>VSsleep_sc</sub> |            | 23   | 45   | μА        | Α     |
| 1.3 |                                                                 | Bus recessive<br>V <sub>S</sub> < 14V                                                        | VS   | I <sub>VSrec</sub>      |            | 0.9  | 1.3  | mA        | Α     |
| 1.4 | Supply current in Normal mode                                   | Bus dominant $V_S < 14V$<br>Total bus load > $500\Omega$                                     | VS   | I <sub>VSdom</sub>      |            | 1.2  | 2    | mA        | Α     |
| 1.5 | Supply current in Fail-safe mode                                | Bus recessive<br>V <sub>S</sub> < 14V                                                        | VS   | I <sub>VSfail</sub>     | 0.5        |      | 1.1  | mA        | Α     |
| 1.6 | V <sub>S</sub> undervoltage threshold on                        |                                                                                              | VS   | $V_{Sth}$               | 4          |      | 4.95 | V         | Α     |
| 1.7 | V <sub>S</sub> undervoltage threshold off                       |                                                                                              | VS   | $V_{Sth}$               | 4.05       |      | 5    | V         | Α     |
| 1.8 | V <sub>S</sub> undervoltage threshold hysteresis                |                                                                                              | VS   | V <sub>Sth_hys</sub>    | 50         |      | 500  | mV        | Α     |
| 2   | RXD Output Pin (Open Drain)                                     |                                                                                              |      |                         |            |      |      |           |       |
| 2.1 | Low-level output sink current                                   | Normal mode $V_{LIN} = 0V$ , $V_{RXD} = 0.4V$                                                | RXD  | I <sub>RXDL</sub>       | 1.3        | 2.5  | 8    | mA        | Α     |
| 2.2 | RXD saturation voltage                                          | $5$ -k $\Omega$ pull-up resistor to $5$ V                                                    | RXD  | Vsat <sub>RXD</sub>     |            |      | 0.4  | V         | Α     |
| 2.3 | High-level leakage current                                      | Normal mode $V_{LIN} = V_{BAT}$ , $V_{RXD} = 5V$                                             | RXD  | I <sub>RXDH</sub>       | <b>–</b> 3 |      | +3   | μΑ        | Α     |
| 2.4 | ESD Zener diode                                                 | $I_{RXD} = 100\mu A$                                                                         | RXD  | $VZ_{RXD}$              | 5.8        |      | 8.6  | V         | Α     |
| 3   | TXD Input/Output Pin                                            |                                                                                              |      |                         |            |      |      |           |       |
| 3.1 | Low-level voltage input                                         |                                                                                              | TXD  | $V_{TXDL}$              | -0.3       |      | +0.8 | V         | Α     |
| 3.2 | High-level voltage input                                        |                                                                                              | TXD  | $V_{TXDH}$              | 2          |      | 5.5  | V         | Α     |
| 3.3 | Pull-down resistor                                              | $V_{TXD} = 5V$                                                                               | TXD  | $R_{TXD}$               | 125        | 250  | 600  | $k\Omega$ | Α     |
| 3.4 | Low-level leakage current                                       | $V_{TXD} = 0V$                                                                               | TXD  | I <sub>TXD_leak</sub>   | -3         |      | +3   | μA        | Α     |
| 3.5 | Low-level output sink current (only available at transceiver 2) | Transceiver 2: Fail-safe<br>mode, local wake-up<br>$V_{TXD2} = 0.4V$<br>$V_{LIN2} = V_{BAT}$ | TXD2 | I <sub>TXD2</sub>       | 1.3        | 2.5  | 8    | mA        | Α     |
| 4   | EN Input Pin                                                    |                                                                                              |      |                         |            |      |      |           |       |
| 4.1 | Low-level voltage input                                         |                                                                                              | EN   | $V_{ENL}$               | -0.3       |      | +0.8 | V         | Α     |
| 4.2 | High-level voltage input                                        |                                                                                              | EN   | $V_{ENH}$               | 2          |      | 5.5  | V         | Α     |
| 4.3 | Pull-down resistor                                              | $V_{EN} = 5V$                                                                                | EN   | $R_{EN}$                | 125        | 250  | 600  | $k\Omega$ | Α     |
| 4.4 | Low-level input current                                         | $V_{EN} = 0V$                                                                                | EN   | I <sub>EN</sub>         | <b>–</b> 3 |      | +3   | μA        | Α     |
|     |                                                                 |                                                                                              |      |                         |            |      |      |           |       |

 $<sup>^{\</sup>star}$ ) Type means: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter



## 5. Electrical Characteristics (Continued)

| No.  | Parameters                                                                                                                                                    | Test Conditions                                                                     | Pin   | Symbol                   | Min.                      | Тур. | Max.                      | Unit      | Type* |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|-------|--------------------------|---------------------------|------|---------------------------|-----------|-------|
| 5    | INH 2 Output Pin (Only Available                                                                                                                              | at Transceiver 2)                                                                   |       |                          |                           |      |                           |           |       |
| 5.1  | High-level voltage                                                                                                                                            | Normal or Fail-safe mode I <sub>INH2</sub> = –15mA                                  | INH2  | V <sub>INH2H</sub>       | V <sub>S2</sub> –<br>0.75 |      | $V_{S2}$                  | V         | Α     |
| 5.2  | Switch-on resistance between VS2 and INH2                                                                                                                     | Normal or Fail-safe mode                                                            | INH2  | R <sub>INH2</sub>        |                           | 30   | 50                        | Ω         | Α     |
| 5.3  | Leakage current                                                                                                                                               | Transceiver 2 in Sleep mode $V_{INH2} = 0V/27V$ , $V_{S2} = 27V$                    | INH2  | I <sub>INH2L</sub>       | -3                        |      | +3                        | μΑ        | Α     |
| 6    | WAKE2 Input Pin (only available                                                                                                                               | at Transceiver 2)                                                                   |       |                          |                           |      |                           |           |       |
| 6.1  | High-level input voltage                                                                                                                                      |                                                                                     | WAKE2 | $V_{\text{WAKE2H}}$      | V <sub>S2</sub> –<br>1V   |      | V <sub>S2</sub> + 0.3V    | ٧         | Α     |
| 6.2  | Low-level input voltage                                                                                                                                       | $I_{WAKE2}$ = typically $-3\mu A$                                                   | WAKE2 | $V_{WAKE2L}$             | -1V                       |      | V <sub>S2</sub> –<br>3.3V | V         | Α     |
| 6.3  | Wake2 pull-up current                                                                                                                                         | V <sub>S2</sub> < 27V                                                               | WAKE2 | I <sub>WAKE2</sub>       | -30                       | -10  |                           | μΑ        | Α     |
| 6.4  | High-level leakage current                                                                                                                                    | $V_{S2} = 27V, V_{WAKE2} = 27V$                                                     | WAKE2 | I <sub>WAKE2</sub>       | <b>–</b> 5                |      | +5                        | μΑ        | Α     |
| 7    | LIN Bus Driver                                                                                                                                                |                                                                                     |       |                          |                           |      |                           |           |       |
| 7.1  | Driver recessive output voltage                                                                                                                               | $R_{LOAD} = 500\Omega/1k\Omega$                                                     | LIN   | $V_{BUSrec}$             | $^{0.9	imes}_{	extsf{S}}$ |      | $V_S$                     | V         | Α     |
| 7.2  | Driver dominant voltage V <sub>BUSdom_DRV_LoSUP</sub>                                                                                                         | $V_{VS}$ = 7V, $R_{load}$ = 500 $\Omega$                                            | LIN   | $V_{LoSUP}$              |                           |      | 1.2                       | V         | Α     |
| 7.3  | Driver dominant voltage V <sub>BUSdom_DRV_HiSUP</sub>                                                                                                         | $V_{VS}$ = 18V, $R_{load}$ = 500 $\Omega$                                           | LIN   | $V_{\rm HiSUP}$          |                           |      | 2                         | V         | Α     |
| 7.4  | Driver dominant voltage V <sub>BUSdom_DRV_LoSUP</sub>                                                                                                         | $V_{VS}$ = 7V, $R_{load}$ = 1000 $\Omega$                                           | LIN   | V_LoSUP_1k               | 0.6                       |      |                           | V         | Α     |
| 7.5  | Driver dominant voltage V <sub>BUSdom_DRV_HiSUP</sub>                                                                                                         | $V_{VS}$ = 18V, $R_{load}$ = 1000 $\Omega$                                          | LIN   | $V_{HiSUP\_1k\_}$        | 8.0                       |      |                           | V         | Α     |
| 7.6  | Pull-up resistor to $V_{\rm S}$                                                                                                                               | The serial diode is mandatory                                                       | LIN   | $R_{LIN}$                | 20                        | 30   | 47                        | $k\Omega$ | Α     |
| 7.7  | Voltage drop at the serial diodes                                                                                                                             | In pull-up path with $R_{slave}$ $I_{SerDiode} = 10mA$                              | LIN   | $V_{SerDiode}$           | 0.4                       |      | 1.0                       | V         | D     |
| 7.8  | LIN current limitation V <sub>BUS</sub> = V <sub>BAT_max</sub>                                                                                                |                                                                                     | LIN   | I <sub>BUS_LIM</sub>     | 40                        | 120  | 200                       | mA        | Α     |
| 7.9  | Input leakage current at the receiver, including pull-up resistor as specified                                                                                | Input leakage current driver off $V_{BUS} = 0V, V_S = 12V$                          | LIN   | I <sub>BUS_PAS_dom</sub> | -1                        |      |                           | mA        | Α     |
| 7.10 | Leakage current LIN recessive                                                                                                                                 | Driver off<br>$8V < V_{BAT} < 18V$<br>$8V < V_{BUS} < 18V$<br>$V_{BUS} \ge V_{BAT}$ | LIN   | I <sub>BUS_PAS_rec</sub> |                           | 10   | 20                        | μА        | Α     |
| 7.11 | Leakage current at ground loss;<br>control unit disconnected from<br>ground; loss of local ground<br>must not affect communication in<br>the residual network | $GND_{Device} = V_S$ $V_{BAT} = 12V$ $0V < V_{BUS} < 18V$                           | LIN   | I <sub>BUS_NO_Gnd</sub>  | -10                       | +0.5 | +10                       | μА        | Α     |

<sup>\*)</sup> Type means: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter



## 5. Electrical Characteristics (Continued)

| No.  | Parameters                                                                                                                                                           | Test Conditions                                                                               | Pin   | Symbol                  | Min.                                               | Тур.                      | Max.                                                 | Unit | Type* |
|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|-------|-------------------------|----------------------------------------------------|---------------------------|------------------------------------------------------|------|-------|
| 7.12 | Leakage current at loss of<br>battery, node has to sustain the<br>current that can flow under this<br>condition, bus must remain<br>operational under this condition | V <sub>BAT</sub> disconnected<br>V <sub>SUP_Device</sub> = GND<br>0V < V <sub>BUS</sub> < 18V | LIN   | I <sub>BUS_NO_Bat</sub> |                                                    | 0.1                       | 2                                                    | μА   | Α     |
| 7.13 | Capacitance on pin LIN to GND                                                                                                                                        |                                                                                               | LIN   | $C_{LIN}$               |                                                    |                           | 20                                                   | pF   | D     |
| 8    | LIN Bus Receiver                                                                                                                                                     |                                                                                               |       |                         |                                                    |                           |                                                      |      |       |
| 8.1  | Center of receiver threshold                                                                                                                                         | $V_{BUS\_CNT} = (V_{th\_dom} + V_{th\_rec}) / 2$                                              | LIN   | $V_{BUS\_CNT}$          | 0.475×<br>V <sub>S</sub>                           | $^{0.5	imes}_{	extsf{S}}$ | $\begin{array}{c} 0.525 \\ \times \ V_S \end{array}$ | V    | Α     |
| 8.2  | Receiver dominant state                                                                                                                                              | V <sub>EN</sub> = 5V                                                                          | LIN   | $V_{BUSdom}$            | -27                                                |                           | $^{0.4	imes}$ $^{V}_{	extsf{S}}$                     | V    | Α     |
| 8.3  | Receiver recessive state                                                                                                                                             | V <sub>EN</sub> = 5V                                                                          | LIN   | $V_{\mathrm{BUSrec}}$   | $^{0.6	imes}$ $^{V}_{	extsf{S}}$                   |                           | 40                                                   | V    | Α     |
| 8.4  | Receiver input hysteresis                                                                                                                                            | $V_{HYS} = V_{th\_rec} - V_{th\_dom}$                                                         | LIN   | $V_{BUShys}$            | $\begin{array}{c} 0.028 \times \\ V_S \end{array}$ | $^{0.1}\times$ $^{V}_{S}$ | $0.175 \times V_S$                                   | ٧    | Α     |
| 8.5  | Pre-wake detection LIN high-level input voltage                                                                                                                      |                                                                                               | LIN   | $V_{LINH}$              | V <sub>S</sub> – 2V                                |                           | V <sub>S</sub> + 0.3V                                | V    | Α     |
| 8.6  | Pre-wake detection LIN Low-level input voltage                                                                                                                       | Switches the LIN receiver on                                                                  | LIN   | $V_{LINL}$              | -27V                                               |                           | V <sub>S</sub> – 3.3V                                | V    | Α     |
| 8.7  | LIN pre-wake pull-up current                                                                                                                                         | $V_S < 27V$<br>$V_{LIN} = 0V$                                                                 | LIN   | I <sub>LINWAKE</sub>    | -30                                                | -10                       |                                                      | μΑ   | Α     |
| 9    | Internal Timers                                                                                                                                                      |                                                                                               |       |                         |                                                    |                           |                                                      |      |       |
| 9.1  | Dominant time for wake-up via LIN bus                                                                                                                                | V <sub>LIN</sub> = 0V                                                                         | LIN   | t <sub>BUS</sub>        | 30                                                 | 90                        | 150                                                  | μs   | Α     |
| 9.2  | Debounce time of low pulse for wake-up via pin WAKE2 (only available at transceiver 2).                                                                              | Transceiver 2:<br>locla wake-up<br>V <sub>WAKE2</sub> = 0V                                    | WAKE2 | t <sub>WAKE</sub>       | 7                                                  | 35                        | 50                                                   | μs   | Α     |
| 9.3  | Time delay for mode change<br>from Fail-safe mode to Normal<br>mode via pin EN                                                                                       | V <sub>EN</sub> = 5V                                                                          | EN    | t <sub>norm</sub>       | 2                                                  | 7                         | 15                                                   | μs   | Α     |
| 9.4  | Time delay for mode change<br>from Normal mode into Sleep<br>mode via pin EN                                                                                         | V <sub>EN</sub> = 0V                                                                          | EN    | t <sub>sleep</sub>      | 7                                                  | 12                        | 20                                                   | μs   | В     |
| 9.5  | TXD dominant time out time                                                                                                                                           | $V_{TXD} = 0V$                                                                                | TXD   | $t_{dom}$               | 27                                                 | 55                        | 70                                                   | ms   | Α     |
| 9.6  | Monitoring time for wake-up over LIN bus                                                                                                                             |                                                                                               | LIN   | t <sub>mon</sub>        | 6                                                  | 10                        | 15                                                   | ms   | Α     |
|      |                                                                                                                                                                      |                                                                                               |       |                         |                                                    |                           |                                                      |      |       |

 $<sup>^{\</sup>star}$ ) Type means: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter



## 5. Electrical Characteristics (Continued)

| No.  | Parameters                                                                                                        | Test Conditions                                                                                                                                                                                                           | Pin | Symbol              | Min.      | Тур.    | Max.      | Unit | Type* |
|------|-------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------------|-----------|---------|-----------|------|-------|
|      | LIN Bus Driver AC Parameter wi                                                                                    | th Different Bus Loads                                                                                                                                                                                                    |     |                     |           |         |           |      |       |
| 10   | Load 1 (small): 1nF, $1k\Omega$ ; Load 2 Load 3 (medium): 6.8nF, $660\Omega$ cl operation at 20Kbit/s, 10.3 and 1 | naracterized on samples; 10.1 a                                                                                                                                                                                           |     |                     | ming para | ameters | for prope | r    |       |
| 10.1 | Duty cycle 1                                                                                                      | $\begin{aligned} & TH_{Rec(max)} = 0.744 \times V_{S} \\ & TH_{Dom(max)} = 0.581 \times V_{S} \\ & V_{S} = 7.0V \text{ to } 18V \\ & t_{Bit} = 50 \mu s \\ & D1 = t_{bus\_rec(min)} / (2 \times t_{Bit}) \end{aligned}$   | LIN | D1                  | 0.396     |         |           |      | Α     |
| 10.2 | Duty cycle 2                                                                                                      | $\begin{aligned} & TH_{Rec(min)} = 0.422 \times V_{S} \\ & TH_{Dom(min)} = 0.284 \times V_{S} \\ & V_{S} = 7.0V \text{ to } 18V \\ & t_{Bit} = 50 \mu s \\ & D2 = t_{bus\_rec(max)}  /  (2 \times t_{Bit}) \end{aligned}$ | LIN | D2                  |           |         | 0.581     |      | Α     |
| 10.3 | Duty cycle 3                                                                                                      | $\begin{aligned} & TH_{Rec(max)} = 0.778 \times V_S \\ & TH_{Dom(max)} = 0.616 \times V_S \\ & V_S = 7.0V \text{ to } 18V \\ & t_{Bit} = 96\mu s \\ & D3 = t_{bus\_rec(min)} / (2 \times t_{Bit}) \end{aligned}$          | LIN | D3                  | 0.417     |         |           |      | Α     |
| 10.4 | Duty cycle 4                                                                                                      | $\begin{aligned} & TH_{Rec(min)} = 0.389 \times V_{S} \\ & TH_{Dom(min)} = 0.251 \times V_{S} \\ & V_{S} = 7.0V \text{ to } 18V \\ & t_{Bit} = 96 \mu s \\ & D4 = t_{bus\_rec(max)} / (2 \times t_{Bit}) \end{aligned}$   | LIN | D4                  |           |         | 0.590     |      | Α     |
| 11   | Receiver Electrical AC Paramete LIN receiver, RXD load condition                                                  |                                                                                                                                                                                                                           |     |                     |           |         |           |      |       |
| 11.1 | Propagation delay of receiver (see Figure 5-1 on page 15)                                                         | $t_{rec\_pd} = max(t_{rx\_pdr}, t_{rx\_pdf})$<br>V <sub>S</sub> = 7.0V to 18V                                                                                                                                             | RXD | t <sub>rx_pd</sub>  |           |         | 6         | μs   | Α     |
| 11.2 | Symmetry of receiver propagation delay rising edge minus falling edge                                             | $t_{rx\_sym} = t_{rx\_pdr} - t_{rx\_pdf}$ $V_S = 7.0V \text{ to } 18V$                                                                                                                                                    | RXD | t <sub>rx_sym</sub> | -2        |         | +2        | μs   | Α     |

<sup>\*)</sup> Type means: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter



Figure 5-1. Definition of Bus Timing Parameter



Figure 5-2. Typical Application Circuit





+5V O-D3 LL4148 R1 4.7kΩ R2 4.7kΩ VCC R3 0 RXD1 VS1 RXD1 14  $1k\Omega$ EN1 LIN1 13 O LIN1 EN1 C3 + 560pF TXD1 GND1 12 TXD1 3 O GND **Atmel** C2 C1 C4 Micro-RXD2 INH2 D1 LL4148 ATA6670 11 RXD2 4 controller 100nF (DFN14) EN2 VS2 5 10  $\forall$ —O VBAT EN2 22µF/50V D2 LL4148 WAKE2 LIN2 6 9 GND2 TXD2 7 TXD2 ( 8 R4 1kΩ GND

Figure 5-3. Application with Minimum External Devices: INH2 Output and WAKE2 Input Not Used



O LIN2

## 6. Ordering Information

| Extended Type Number | Package | Remarks                                         |
|----------------------|---------|-------------------------------------------------|
| ATA6670-FFQW         | DFN14   | LIN Transceiver, Pb-free, 6k, taped and reeled. |

## 7. Package Information

Figure 7-1. DFN14





# 8. Revision History

Please note that the following page numbers referred to in this section refer to the specific revision mentioned, not to this document.

| Revision No.       | History                                                                                |
|--------------------|----------------------------------------------------------------------------------------|
| 9204F-AUTO-06/12   | Section 5 "Electrical Characteristics" numbers 3.2 and 4.2 on page 11 changed          |
| 9204E-AUTO-11/11   | Set datasheet from Preliminary to Standard                                             |
| 9204D-AUTO-10/11   | <ul> <li>Section 6 "Electrical Characteristics" number 9.2 on page 14 added</li> </ul> |
| 9204C-AUTO-09/11   | Section 7 "Ordering Information" on page 18 changed                                    |
| 9204B-AUTO-03/11   | • Figure 1-1 "Block Diagram" on page 2 changed                                         |
| 9204D-AU 1 O-03/11 | <ul> <li>Section 3.15 "Fail-safe Features" on page 10 changed</li> </ul>               |





## **Enabling Unlimited Possibilities™**

Atmel Corporation

2325 Orchard Parkway San Jose, CA 95131 USA

**Tel:** (+1) (408) 441-0311 **Fax:** (+1) (408) 487-2600

www.atmel.com

Atmel Asia Limited

Unit 01-5 & 16, 19F BEA Tower, Millennium City 5 418 Kwun Tong Roa Kwun Tong, Kowloon HONG KONG

**Tel:** (+852) 2245-6100 **Fax:** (+852) 2722-1369

Atmel Munich GmbH

Business Campus
Parkring 4
D-85748 Garching b. Munich
GERMANY

**Tel:** (+49) 89-31970-0 **Fax:** (+49) 89-3194621

Atmel Japan G.K.

16F Shin-Osaki Kangyo Building 1-6-4 Osaki

Shinagawa-ku, Tokyo 141-0032

JAPAN

**Tel:** (+81) (3) 6417-0300 **Fax:** (+81) (3) 6417-0370

© 2012 Atmel Corporation. All rights reserved. / Rev.: 9204F-AUTO-06/12

Atmel<sup>®</sup>, Atmel logo and combinations thereof, Enabling Unlimited Possibilities<sup>®</sup>, and others are registered trademarks or trademarks of Atmel Corporation or its subsidiaries. Other terms and product names may be trademarks of others.

Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN THE ATMEL TERMS AND CONDITIONS OF SALES LOCATED ON THE ATMEL WEBSITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS AND PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and products descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.