

November 2009

# FSUSB11 — Low-Power, Full-Speed (12Mbps) Switch

### **Features**

- Space Saving MicroPak™ (1.6 x 2.1mm)
- USB 1.1 Signal Switching Compliant
- 3db Bandwidth: >350MHz
- Maximum 1.15Ω R<sub>ON</sub> at 4.5V V<sub>CC</sub> and 4Ω for 2.7V Supply
- 0.3Ω Maximum R<sub>ON</sub> Flatness for +5V Supply
- Broad V<sub>CC</sub> Operating Range: 1.65V to 5.5V
- Fast Turn-On and Turn-Off Time
- Break-Before-Make Enable Circuitry
- Over-Voltage Tolerant, TTL-Compatible Control Input

# Applications

 Cell Phones, PDAs, Digital Cameras, Notebook Computers

# **Description**

The FSUSB11 is a high-performance, dual Single-Pole Double-Throw (SPDT) switch designed for switching USB 1.1 signals. The device features ultra-low on resistance ( $R_{ON}$ ) of 1.15 $\Omega$  maximum at 4.5V  $V_{CC}$  and 4.3 $\Omega$  at 2.7V supply. High bandwidth and ultra low ( $R_{ON}$ ) make this switch able to pass both USB low- and full-speed signal with minimum signal distortion. The device is fabricated with sub-micron CMOS technology to achieve fast switching speeds and designed for break-before-make operation. The select input is TTL-level compatible.

# **Ordering Information**

| Part Number | Operating<br>Temperature<br>Range | © Eco<br>Status | Package                                                                     | Packing<br>Method |
|-------------|-----------------------------------|-----------------|-----------------------------------------------------------------------------|-------------------|
| FSUSB11L10X | -40 to +85°C                      | RoHS            | 10-Lead, MicroPak™, JEDEC MO255,1.6 X 2.1mm                                 | Tape and Reel     |
| FSUSB11MTCX | -40 to +85°C                      | RoHS            | 14-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide | Tape and Reel     |

For Fairchild's definition of Eco Status, please visit: <a href="http://www.fairchildsemi.com/company/green/rohs">http://www.fairchildsemi.com/company/green/rohs</a> green.html.



Figure 1. Block Diagram

MicroPak™ is a trademark of Fairchild Semiconductor Corporation.

# **Pin Configuration**





Figure 2. TSSOP Pin Assignment (Top View)

Figure 3. Micropak™ Pin Assignment (Top View)

# **Analog Symbol**



Figure 4. Analog Symbol

# **Pin Descriptions**

| TSSOP Pin #       | MicroPak™ Pin #  | Pin Names                                                                      | Description    |
|-------------------|------------------|--------------------------------------------------------------------------------|----------------|
| 1, 3, 4, 6, 9, 12 | 1, 3, 4, 6, 7, 9 | D+, D <sub>1+</sub> , D-, D <sub>1</sub> -, D <sub>2-</sub> , D <sub>2</sub> + | Data Ports     |
| 2, 5              | 10               | GND                                                                            | Ground         |
| 7, 8              |                  | NC                                                                             | No Connect     |
| 10, 13            | 2, 8             | S <sub>1</sub> , S <sub>2</sub>                                                | Control Input  |
| 11, 14            | 5                | V <sub>CC</sub>                                                                | Supply Voltage |

# **Truth Table**

| Control Inputs   | Function                          |
|------------------|-----------------------------------|
| Low Logic Level  | D <sub>1</sub> Connected to D+/D- |
| High Logic Level | D <sub>2</sub> Connected to D+/D- |

# **Absolute Maximum Ratings**

Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only.

| Symbol              | Parameter                                                        | Min. | Max.                  | Unit |
|---------------------|------------------------------------------------------------------|------|-----------------------|------|
| V <sub>CC</sub>     | Supply Voltage                                                   | -0.5 | 6.0                   | V    |
| Vs                  | Switch Voltage                                                   | -0.5 | V <sub>CC</sub> + 0.5 | V    |
| V <sub>IN</sub>     | Input Voltage <sup>(1)</sup>                                     | -0.5 | 6.0                   | V    |
| I <sub>IK</sub>     | Input Diode Current                                              | -50  |                       | mA   |
| I <sub>SW</sub>     | Switch Current                                                   |      | 200                   | mA   |
| I <sub>SWPEAK</sub> | Peak Switch Current<br>(Pulsed at 1ms Duration, <10% Duty Cycle) |      | 400                   | mA   |
| T <sub>STG</sub>    | Storage Temperature Range                                        | -65  | +150                  | °C   |
| TJ                  | Maximum Junction Temperature                                     |      | +150                  | °C   |
| TL                  | Lead Temperature (Soldering, 10 Seconds)                         |      | +260                  | °C   |
| ESD                 | Human Body Model, JESD22-A114                                    |      | 8                     | kV   |

#### Note

 The input and output negative voltage ratings may be exceeded if the input and output diode current ratings are observed.

# **Recommended Operating Conditions**

The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to Absolute Maximum Ratings.

| Symbol          | Parameter                            | Min. | Max.     | Unit            |
|-----------------|--------------------------------------|------|----------|-----------------|
| $V_{CC}$        | Power Supply                         | 1.65 | 5.50     | V               |
| V <sub>IN</sub> | Control Input Voltage <sup>(2)</sup> | 0    | $V_{CC}$ | $V_{CC}$        |
| V <sub>SW</sub> | V <sub>SW</sub> Switch Input Voltage |      | $V_{CC}$ | V <sub>CC</sub> |
| T <sub>A</sub>  | T <sub>A</sub> Operating Temperature |      | +85      | °C              |

### Note:

2. Unused inputs must be held HIGH or LOW. They may not float.

### **DC Electrical Characteristics**

Unless otherwise specified, typical values are at +25°C.

| Symbol                                         | Parameter                                                   |            | Conditions                                                                 | V  | <sub>cc</sub> (V) | T <sub>A</sub> =+25℃ |      |      | T <sub>A</sub> =-40 to<br>+85℃ |      | Units    |
|------------------------------------------------|-------------------------------------------------------------|------------|----------------------------------------------------------------------------|----|-------------------|----------------------|------|------|--------------------------------|------|----------|
|                                                |                                                             |            |                                                                            |    | Min.              | Тур.                 | Max. | Min. | Max.                           |      |          |
| VIH                                            | Input Voltage High                                          |            |                                                                            | 2. | 7 to 3.6          |                      |      |      | 2.0                            |      | V        |
| VIH                                            | Input Voltage High                                          |            |                                                                            | 4. | 5 to 5.5          |                      |      |      | 4.0                            |      | V        |
| VIL                                            | Input Voltage Low                                           |            |                                                                            | 2. | 7 to 3.6          |                      |      |      |                                |      | <b>\</b> |
| VIL                                            | input voltage Low                                           |            |                                                                            | 4. | 5 to 5.5          |                      |      |      |                                |      | V        |
| I <sub>IN</sub>                                | Control Input Leaka                                         | ane        | V <sub>IN</sub> =0V to V <sub>CC</sub>                                     | 2. | 7 to 3.6          |                      |      |      |                                |      | μΑ       |
| IIN                                            | Control Input Ecake                                         | .gc        | VIN-OV 10 VCC                                                              | 4. | 5 to 5.5          |                      |      |      |                                |      | μπ       |
| I <sub>NO(OFF)</sub> ,<br>I <sub>NO(OFF)</sub> | Off-Leakage Currer D <sub>1</sub> and D <sub>2</sub>        | nt of Port | A=1V, 4.5V, B <sub>0</sub> or B <sub>1</sub> =1V, 4.5V                     |    | 5.5               | -50                  |      | 50   | -100                           | 100  | nA       |
| I <sub>A(ON)</sub>                             | On-Leakage Currer<br>Port D                                 | nt of      | A=1V, 4.5V, B <sub>0</sub> or B <sub>1</sub> =1V, 4.5V or Floating         |    | 5.5               | 50                   |      | 50   | -100                           | 100  | nA       |
|                                                | 7                                                           | Migrapak   | I <sub>OUT</sub> = 100mA,<br>D <sub>1</sub> or D <sub>2</sub> =1.5V        |    | 2.7               |                      | 2.60 | 4.00 |                                | 4.30 |          |
| В                                              | Switch On                                                   | Micropak   | I <sub>OUT</sub> = 100mA,<br>D <sub>1</sub> or D <sub>2</sub> =3.5V        |    | 4.5               |                      | 0.95 | 1.15 |                                | 1.30 | Ω        |
| R <sub>ON</sub>                                | Resistance <sup>(3)</sup>                                   | TSSOP      | I <sub>OUT</sub> = 100mA,<br>D <sub>1</sub> or D <sub>2</sub> =1.5V        |    | 2.7               |                      | 2.80 |      |                                | 4.50 | 7.2      |
|                                                |                                                             | 13308      | I <sub>OUT</sub> = 100mA,<br>D <sub>1</sub> or D <sub>2</sub> =3.5V        |    | 4.5               |                      | 1.50 |      |                                | 3.00 |          |
| _                                              | On Resistance                                               | Micropak   | I <sub>ОИТ</sub> = 100mA.                                                  |    |                   |                      | 0.06 | 0.12 |                                | 0.15 |          |
| $\Delta R_{ON}$                                | Matching Between Channel (4)                                | TSSOP      | D <sub>1</sub> or D <sub>2</sub> =3.5V                                     |    | 4.5               |                      | 0.07 |      |                                | 0.30 | Ω        |
| В                                              | R <sub>FLAT(ON)</sub> On Resistance Flatness <sup>(5)</sup> |            | I <sub>OUT</sub> =100mA, D <sub>1</sub> or D <sub>2</sub> =0V, 0.75V, 1.5V |    | 2.7               |                      | 1.4  |      |                                |      |          |
| KFLAT(ON)                                      |                                                             |            | I <sub>OUT</sub> =100mA, B <sub>0</sub> or B <sub>1</sub> =0V, 1V, 2V      |    | 4.5               |                      | 0.2  | 0.3  |                                | 0.4  | Ω        |
|                                                | Quiocont Sunniy (                                           | urront     | V <sub>IN</sub> =0V or V <sub>CC</sub> ,                                   |    | 3.6               |                      | 0.1  | 0.5  |                                | 1.0  | ^        |
| I <sub>CC</sub>                                | Quiescent Supply 0                                          | Juilell    | I <sub>OUT</sub> =0                                                        |    | 5.5               |                      | 0.1  | 0.5  | _                              | 1.0  | μA       |

- 3. On resistance is determined by the voltage drop between D and Dn pins at the indicated current through the
- $\Delta R_{\text{ON}} = R_{\text{ONmax}}$   $R_{\text{ONmin}}$  measured at identical  $V_{\text{CC}}$ , temperature, and voltage. Flatness is defined as the difference between the maximum and minimum value of on resistance over the specified range of conditions.

# **AC Electrical Characteristics**

Unless otherwise specified, typical values are at +25°C.

| Symbol            | Parameter           | Conditions                                             | V <sub>cc</sub> (V) | 7    | Γ <sub>A</sub> =+25 | c    | T <sub>A</sub> =- | 40 to<br>5℃ | Units | Figure    |
|-------------------|---------------------|--------------------------------------------------------|---------------------|------|---------------------|------|-------------------|-------------|-------|-----------|
| _                 |                     |                                                        |                     | Min. | Тур.                | Max. | Min.              | Max.        |       | _         |
|                   | Turn-on Time        | $D_1$ or $D_2$ =1.5V, $R_L$ =50 $\Omega$ , $C_L$ =35pF | 2.7 to 3.6          |      |                     | 50   |                   | 60          |       |           |
| t <sub>ON</sub>   | S-to-Bus B          | $D_1$ or $D_2$ =3.0V, $R_L$ =50 $\Omega$ , $C_L$ =35pF | 4.5 to 5.5          |      |                     | 35   |                   | 30          | ns    | Figure 5  |
| <b>+</b>          | Turn-off Time       | $D_1$ or $D_2$ =1.5V, $R_L$ =50 $\Omega$ , $C_L$ =35pF | 2.7 to 3.6          |      |                     | 20   |                   | 20          | ns    |           |
| tOFF              | toff S-to-Bus B     | $D_1$ or $D_2$ =3.0V, $R_L$ =50 $\Omega$ , $C_L$ =35pF | 4.5 to 5.5          |      |                     | 15   |                   |             | 115   | Figure 5  |
|                   | . Break-Before-Make | $D_1$ or $D_2$ =1.5V, $R_L$ =50 $\Omega$ , $C_L$ =35pF | 2.7 to 3.6          |      |                     |      | 1                 |             |       | Figure 6  |
| t <sub>BBM</sub>  | Time                | $D_1$ or $D_2$ =3.0V, $R_L$ =50 $\Omega$ , $C_L$ =35pF | 4.5 to 5.5          |      | 20                  |      | 1                 |             | ns    |           |
|                   |                     | C <sub>L</sub> =1.0nF,                                 | 2.7 to 3.6          |      | 20                  |      |                   |             |       | Fi 0      |
| Q                 | Charge Injection    | $V_{GEN}$ =0V, $R_{GEN}$ =0 $\Omega$                   | 4.5 to 5.5          |      | 10                  |      |                   |             | pC    | Figure 8  |
| O <sub>IRR</sub>  | Off Isolation       | $f=1MHz$ , $R_L=50Ω$                                   | 2.7 to 3.6          |      | -70                 |      |                   |             | dB    | Figure 7  |
| OIRR              | On isolation        | 1- 11VII 12, 1\(\(\bar{1}\)-3052                       | 4.5 to 5.5          |      | -70                 |      |                   |             | QD.   | Figure /  |
| X <sub>TALK</sub> | Non-Adjacent        | f=1MHz, $R_L$ =50 $\Omega$                             | 2.7 to 3.6          |      | -75                 |      |                   |             | dB    | Figure 7  |
| MALK              | Channel Crosstalk   | 1- 1Wi 12, 1\(\(\begin{array}{c} -3032 \end{array}\)   | 4.5 to 5.5          |      | -75                 |      |                   |             | QD.   | . igaio i |
| BW                | -3dB Bandwidth      | R <sub>L</sub> =50Ω                                    | 2.7 to 3.6          |      | 350                 |      |                   |             | MHz   | Figure 10 |
| BW                | -3dB Bandwidth      | R <sub>L</sub> =50Ω                                    | 4.5 to 5.5          |      | 350                 |      |                   |             | MHz   | Figure    |

# **USB Related AC Electrical Characteristics**

Unless otherwise specified, typical values are at 25°C.

| Combal Baramatar            |                         | Conditions                                                                     | V 00                | T <sub>A</sub> =+25℃ |      |      | Unito | Figure .  |
|-----------------------------|-------------------------|--------------------------------------------------------------------------------|---------------------|----------------------|------|------|-------|-----------|
| Symbol                      | Parameter               | Conditions                                                                     | V <sub>CC</sub> (V) | Min.                 | Тур. | Max. | Units | Figure    |
|                             | Skow                    | R <sub>S</sub> =39, C <sub>L</sub> =50pF, t <sub>R</sub> =t <sub>F</sub> =12ns | 2.7 to 3.6          |                      | 0.15 |      | no    | Figure 11 |
| LSK(O)                      | t <sub>SK(O)</sub> Skew | at 12Mbps                                                                      | 4.5 to 5.5          |                      | 0.15 | - 7  | ns    |           |
|                             | Rising/Fall Time        | (Duty Cycle=50%)                                                               | 2.7 to 3.6          |                      | 30   |      | ps    | Figure 12 |
| t <sub>SK(P)</sub>          | Mismatch                | (Duty Cycle=50%)                                                               | 4.5 to 5.5          |                      | 20   |      |       |           |
| т.                          | T Tabel Pitter          | $R_S$ =39, $C_L$ =50pF, $t_R$ = $t_F$ =12ns at                                 | 2.7 to 3.6          |                      | 1.7  |      | 20    | Figure 12 |
| T <sub>J</sub> Total Jitter | Total Jillel            | $R_S$ =39, $C_L$ =50pF, $t_R$ = $t_F$ =12ns at 12Mbps (PRBS= $2^{15}$ 1)       |                     |                      | 1.6  |      | ps    | Figure 12 |

# Capacitance

|                  | _ ,                                 |            |                     | T <sub>A</sub> =+25℃ |      |      |       |          |
|------------------|-------------------------------------|------------|---------------------|----------------------|------|------|-------|----------|
| Symbol           | Parameter                           | Conditions | V <sub>CC</sub> (V) | Min.                 | Тур. | Max. | Units | Figure   |
| C <sub>IN</sub>  | Control Pin Input Capacitance       | f=1MHz     | 0.0                 |                      | 3.5  |      | pF    | Figure 9 |
| C <sub>OFF</sub> | D <sub>n</sub> Port Off Capacitance | f=1MHz     | 4.5                 |                      | 12.0 |      | pF    | Figure 9 |
| Con              | D Port On Capacitance               | f=1MHz     | 4.5                 |                      | 40.0 |      | pF    | Figure 9 |

# **AC Loadings and Waveforms**



### Note:

6. CL includes fixture and stray capacitance.

### Note:

Logic input waveforms inverted for switches that have the opposite logic sense.

Figure 5. Turn On/ Turn Off Timing



### Note:

8. C<sub>L</sub> includes fixture and stray capacitance.

Figure 6. Break-Before-Make Timing



Figure 7. Off Isolation and Crosstalk

# AC Loadings and Waveforms (Continued)



Figure 8. Charge Injection



Figure 9. On/Off Capacitance Measurement Setup

Figure 10. Bandwidth



Figure 11. Skew Test



Figure 12. Rise/Fall Time Mismatch Test

# **Physical Dimensions**



Figure 13. 10-Lead, MicroPak™, JEDEC MO255,1.6 X 2.1mm

Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products.

Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/.

### **Tape and Reel Specification**

Please visit Fairchild Semiconductor's online packaging area for the most recent tape and reel specifications: <a href="http://www.fairchildsemi.com/products/logic/pdf/micropak\_tr.pdf">http://www.fairchildsemi.com/products/logic/pdf/micropak\_tr.pdf</a>.

| Package Designator | Tape Section       | <b>Cavity Number</b> | Cavity Status | Cover Type Status |
|--------------------|--------------------|----------------------|---------------|-------------------|
|                    | Leader (Start End) | 125 (Typical)        | Empty         | Sealed            |
| L10X               | Carrier            | 5000                 | Filled        | Sealed            |
|                    | Trailer (Hub End)  | 75 (Typical)         | Empty         | Sealed            |

# **Physical Dimensions**



Figure 14. 14-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide

Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products.

Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/





#### TRADEMARKS

The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks.

AccuPower™
Auto-SPM™
Build it Now™
CorePLUS™
CorePOWER™
CROSSVOLT™
CTL™

CTC™
Current Transfer Logic™
EcoSPARK®
EfficientMax™
EZSWITCH™\*

DEUXPEED™

F®

Faire bild®

Fairchild<sup>®</sup>
Fairchild Semiconductor<sup>®</sup>
FACT Quiet Series<sup>™</sup>
FACT<sup>®</sup>
FAST<sup>®</sup>

FAST® FastvCore™ FETBench™ FlashWriter®\* FPS™ F-PFS™ FRFET®

Global Power Resource SM Green FPS™

Green FPS™ e-Series™ Gmax™ GTO™ IntelliMAX™

ISOPLANAR™
MegaBuck™
MICROCOUPLER™
MicroFET™
MicroPak™
MillerDrive™

MillerDrive™ MotionMax™ Motion-SPM™ OPTOLOGIC® OPTOPLANAR®

PDP SPM™

Power-SPM™ PowerTrench® PowerXS™

Programmable Active Droop™

QFET® QS™ Quiet Series™

RapidConfigure™

Saving our world, 1mW/W/kW at a time™ SignalWise™

SmartMax<sup>TM</sup>
SMART START<sup>TM</sup>
SPM<sup>®</sup>
STEALTH<sup>TM</sup>
SuperFET<sup>TM</sup>
SuperSOT<sup>TM</sup>.3
SuperSOT<sup>TM</sup>.6
SuperSOT<sup>TM</sup>.8
SuperMOS<sup>TM</sup>
SyncFET<sup>TM</sup>

Sync-Lock™

SYSTEM ®\*
GENERAL The Power Franchise® p wer TinyBoost™ TinyBuck™ TinyCalc™ TinyLogic® TINYOPTO" TinyPower™ TinvPV/M™ TinyWire™ TriFault Detect™ TRUECURRENT\*\*\* μSerDes™ UHC Ultra FRFET™ UniFET™ VCXTM

VisualMax™ XS™

\* Trademarks of System General Corporation, used under license by Fairchild Semiconductor.

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NIGHTHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

### As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

### ANTI-COUNTERFEITING POLICY

Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.fairchildsemi.com, under Sales Support.

Counterfeiting of semiconductor parts is a growing problem in the industry. All manufacturers of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed applications, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handling and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and valurability and behind all warranties and will appropriately address any warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors.

### PRODUCT STATUS DEFINITIONS

### Definition of Terms

| Definition of Terms      |                       |                                                                                                                                                                                                        |
|--------------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Datasheet Identification | Product Status        | Definition                                                                                                                                                                                             |
| Advance Information      | Formative / In Design | Datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                          |
| Preliminary              | First Production      | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild<br>Semiconductor reserves the right to make changes at any time without notice to improve design. |
| No Identification Needed | Full Production       | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design.                                                  |
| Obsolete                 | Not In Production     | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor.<br>The datasheet is for reference information only.                                                    |

Rev. 143