

**July 2009** 

# FDS8449 F085

# 40V N-Channel PowerTrench® MOSFET

## **General Description**

These N-Channel MOSFETs are produced using Fairchild Semiconductor's advanced PowerTrench process that has been especially tailored to minimize on-state resistance and yet maintain superior switching performance.

## **Application**

- Inverter
- Power Supplies



### **Features**

- 7.6 A, 40V  $R_{DS(on)} = 29m\Omega @ V_{GS} = 10V$   $R_{DS(on)} = 36m\Omega @ V_{GS} = 4.5V$
- High power handling capability in a widely used surface mount package
  - RoHS compliant
- Qualified to AEC Q101





Absolute Maximum Ratings T<sub>A</sub>=25°C unless otherwise noted

| Symbol                            | Parameter                                        |           | Ratings     | Units |  |
|-----------------------------------|--------------------------------------------------|-----------|-------------|-------|--|
| V <sub>DSS</sub>                  | Drain-Source Voltage                             |           | 40          | V     |  |
| V <sub>GSS</sub>                  | Gate-Source Voltage                              |           | ±20         | V     |  |
| I <sub>D</sub>                    | Drain Current - Continuous                       | (Note 1a) | 7.6         | А     |  |
|                                   | – Pulsed                                         |           | 50          |       |  |
| P <sub>D</sub>                    | Power Dissipation for Single Operation           | (Note 1a) | 2.5         | W     |  |
|                                   |                                                  | (Note 1b) | 1           |       |  |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temperature Range |           | -55 to +150 | °C    |  |

## **Thermal Characteristics**

| $R_{\theta JA}$ | Thermal Resistance, Junction-to-Ambient | (Note 1a) | 50  | °C/W |
|-----------------|-----------------------------------------|-----------|-----|------|
| $R_{\theta JA}$ | Thermal Resistance, Junction-to-Ambient | (Note 1b) | 125 |      |
| $R_{	heta JC}$  | Thermal Resistance, Junction-to-Case    | (Note 1)  | 25  |      |

## **Package Marking and Ordering Information**

| _ | Device Marking | Device       | Reel Size | Tape width | Quantity   |
|---|----------------|--------------|-----------|------------|------------|
|   | FDS8449        | FDS8449_F085 | 13"       | 12mm       | 2500 units |

| Symbol                                 | Parameter                                         | Test Conditions                                                                                                                                              | Min | Тур            | Max            | Units |
|----------------------------------------|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------|----------------|-------|
| Drain-So                               | urce Avalanche Ratings (Note                      | e 3)                                                                                                                                                         |     | •              |                |       |
| E <sub>AS</sub>                        | Drain-Source Avalanche Energy                     | $V_{DD} = 40 \text{ V},  I_D = 7.3 \text{ A}, \ L = 1 \text{ mH}$                                                                                            |     |                | 27             | mJ    |
| I <sub>AS</sub>                        | Drain-Source Avalanche Current                    |                                                                                                                                                              |     | 7.3            |                | Α     |
| Off Char                               | acteristics                                       |                                                                                                                                                              |     |                |                |       |
| BV <sub>DSS</sub>                      | Drain-Source Breakdown Voltage                    | $V_{GS} = 0 \text{ V}, \qquad I_{D} = 250  \mu\text{A}$                                                                                                      | 40  |                |                | V     |
| $\Delta BV_{DSS} \over \Delta T_{J}$   | Breakdown Voltage Temperature Coefficient         | $I_D$ = 250 $\mu$ A, Referenced to 25°C                                                                                                                      |     | 34             |                | mV/°C |
| I <sub>DSS</sub>                       | Zero Gate Voltage Drain Current                   | $V_{DS} = 32 \text{ V}, \qquad V_{GS} = 0 \text{ V}$                                                                                                         |     |                | 1              | μΑ    |
| I <sub>GSS</sub>                       | Gate-Body Leakage                                 | $V_{GS} = \pm 20 \text{ V},  V_{DS} = 0 \text{ V}$                                                                                                           |     |                | ±100           | nA    |
| On Char                                | acteristics (Note 2)                              |                                                                                                                                                              |     |                |                |       |
| $V_{GS(th)}$                           | Gate Threshold Voltage                            | $V_{DS} = V_{GS}$ , $I_D = 250 \mu A$                                                                                                                        | 1   | 1.9            | 3              | V     |
| $\frac{\Delta V_{GS(th)}}{\Delta T_J}$ | Gate Threshold Voltage<br>Temperature Coefficient | $I_D$ = 250 $\mu$ A, Referenced to 25°C                                                                                                                      |     | <b>-</b> 5     |                | mV/°C |
| $R_{\text{DS(on)}}$                    | Static Drain–Source<br>On–Resistance              | $\begin{split} &V_{GS} = 10 \ V, & I_D = 7.6 \ A \\ &V_{GS} = 4.5 \ V, & I_D = 6.8 \ A \\ &V_{GS} = 10 \ V, I_D = 7.6 \ A, T_J = 125 ^{\circ} C \end{split}$ |     | 21<br>26<br>29 | 29<br>36<br>43 | mΩ    |
| <b>g</b> FS                            | Forward Transconductance                          | $V_{DS} = 10 \text{ V}, \qquad I_{D} = 7.6 \text{ A}$                                                                                                        |     | 21             |                | S     |
| Dynamic                                | Characteristics                                   |                                                                                                                                                              |     |                |                |       |
| C <sub>iss</sub>                       | Input Capacitance                                 | $V_{DS} = 20 \text{ V},  V_{GS} = 0 \text{ V},$                                                                                                              |     | 760            |                | pF    |
| Coss                                   | Output Capacitance                                | f = 1.0 MHz                                                                                                                                                  |     | 100            |                | pF    |
| C <sub>rss</sub>                       | Reverse Transfer Capacitance                      |                                                                                                                                                              |     | 60             |                | pF    |
| $R_{\text{G}}$                         | Gate Resistance                                   | f = 1.0 MHz                                                                                                                                                  |     | 1.2            |                | Ω     |
| Switchin                               | g Characteristics (Note 2)                        |                                                                                                                                                              |     |                |                |       |
| t <sub>d(on)</sub>                     | Turn-On Delay Time                                | $V_{DD} = 20 \text{ V}, \qquad I_D = 1 \text{ A},$                                                                                                           |     | 9              | 18             | ns    |
| t <sub>r</sub>                         | Turn-On Rise Time                                 | $V_{GS} = 10 \text{ V}, \qquad R_{GEN} = 6 \Omega$                                                                                                           |     | 5              | 10             | ns    |
| $t_{\text{d(off)}}$                    | Turn-Off Delay Time                               |                                                                                                                                                              |     | 23             | 17             | ns    |
| $t_{f}$                                | Turn-Off Fall Time                                |                                                                                                                                                              |     | 3              | 6              | ns    |
| $Q_g$                                  | Total Gate Charge                                 | $V_{DS} = 20 \text{ V}, \qquad I_{D} = 7.6 \text{ A},$                                                                                                       |     | 7.7            | 11             | nC    |
| $Q_{gs}$                               | Gate-Source Charge                                | $V_{GS} = 5 V$                                                                                                                                               |     | 2.4            |                | nC    |
| $Q_{\text{gd}}$                        | Gate-Drain Charge                                 |                                                                                                                                                              |     | 2.8            |                | nC    |
| Drain-So                               | ource Diode Characteristics                       |                                                                                                                                                              |     |                |                |       |
| $V_{\text{SD}}$                        | Drain–Source Diode Forward<br>Voltage             | $V_{GS} = 0 \text{ V}, \qquad I_S = 2.1 \text{ A (Note 2)}$                                                                                                  |     | 0.76           | 1.2            | V     |
| t <sub>rr</sub>                        | Diode Reverse Recovery Time                       | $I_{\rm F} = 7.6 \text{ A}, \qquad d_{\rm iF}/d_{\rm t} = 100 \text{ A}/\mu \text{s}$                                                                        |     | 17             |                | nS    |
| $Q_{rr}$                               | Diode Reverse Recovery Charge                     | 1 - 7.5 π, αιργαί - 100 π μο                                                                                                                                 |     | 7              |                | nC    |

### Notes:

1. R<sub>0JA</sub> is the sum of the junction-to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins.  $R_{\theta JC}$  is guaranteed by design while  $R_{\theta CA}$  is determined by the user's board design.



50 ℃/W when mounted on a 1in2 pad of 2 oz copper



b) 125 ℃/W when mounted on a minimum pad.

Scale 1:1 on letter size paper

3. BV(avalanche) Single-Pulse rating is guaranteed if device is operated within the UIS SOA boundary of the device.

## **Typical Characteristics**



Figure 1. On-Region Characteristics.



Figure 3. On-Resistance Variation with Temperature.



Figure 5. Transfer Characteristics.



Figure 2. On-Resistance Variation with Drain Current and Gate Voltage.



Figure 4. On-Resistance Variation with Gate-to-Source Voltage.



Figure 6. Body Diode Forward Voltage Variation with Source Current and Temperature.

f = 1 MHz V<sub>GS</sub> = 0 V

35

 $C_{\text{iss}}$ 

## **Typical Characteristics**



Figure 7. Gate Charge Characteristics.



1000

800

600

400

CAPACITANCE (pF)



Figure 9. Maximum Safe Operating Area.



20

V<sub>DS</sub>, DRAIN TO SOURCE VOLTAGE (V)

25

Figure 10. Single Pulse Maximum Power Dissipation.



Figure 11. Single Pulse Maximum Peak Current.



Figure 12. Unclamped Inductive Switching Capability.

FDS8449\_F085 Rev. A www.fairchildsemi.com

# **Typical Characteristics**



Figure 13. Transient Thermal Response Curve.

Thermal characterization performed using the conditions described in Note 1c. Transient thermal response will change depending on the circuit board design.





#### **TRADEMARKS**

The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks.

AccuPowerTMFPSTMAuto-SPMTMF-PFSTMBuild it NowTMFRFET®

CorePLUS™ Global Power Resource M CorePOWER™ Green FPS™

CROSSVOLT™ Green FPS™ e-Series™
CTL™ Gmax™

CTL™ Gmax™
Current Transfer Logic™ GTO™
EcoSPARK® IntelliMAX™
EfficentMax™ ISOPLANAR™
EZSWITCH™\* MegaBuck™

ITTI™\* MICROCOUPLER™

**F**®
Fairchild®
Fairchild Semiconductor®
FACT Quiet Series™

FACT Quiet Series™
FACT®
FAST®

FastvCore™ FETBench™

FETBench™ PDP SPM™ FlashWriter®\* Power-SPM™ PowerTrench<sup>®</sup> PowerXS™

Programmable Active Droop™

QFET<sup>®</sup>
QS<sup>™</sup>
Quiet Series<sup>™</sup>
RapidConfigure<sup>™</sup>

O<sub>TM</sub>

Saving our world, 1mW/W/kW at a time™

SmartMaxTM
SMART STARTTM
SPM®
STEALTHTM
SuperFETTM
SuperSOTTM-3
SuperSOTTM-6
SuperSOTTM-8
SuperMOSTM
SyncFETTM

SyncFET™
Sync-Lock™
SYSTEM ®\*

The Power Franchise®

Franchise
TinyBoost™
TinyBuck™
TinyCalc™

TinyLogic®
TINYOPTO™
TinyPower™
TinyPower™
TinyPWM™
TinyWire™
TriFault Detect™
TRUECURRENT™\*
µSerDes™

SerDes\*
UHC®
Ultra FRFET™
UniFET™
VCX™
VisualMax™
XS™

\* Trademarks of System General Corporation, used under license by Fairchild Semiconductor.

MicroFET<sup>™</sup>

MicroPak™

MillerDrive™

MotionMax™

Motion-SPM™

OPTOLOGIC®

OPTOPLANAR®

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

### As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

### ANTI-COUNTERFEITING POLICY

Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.fairchildsemi.com, under Sales Support.

Counterfeiting of semiconductor parts is a growing problem in the industry. All manufacturers of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed applications, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handling and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address any warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors.

### PRODUCT STATUS DEFINITIONS

### **Definition of Terms**

| Sommer of Forme          |                       |                                                                                                                                                                                                     |  |  |  |
|--------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Datasheet Identification |                       | Definition                                                                                                                                                                                          |  |  |  |
| Advance Information      | Formative / In Design | Datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                       |  |  |  |
| Preliminary              | First Production      | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. |  |  |  |
| No Identification Needed | Full Production       | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design.                                               |  |  |  |
| Obsolete                 | Not In Production     | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor. The datasheet is for reference information only.                                                    |  |  |  |

Rev. I41