

April 2007

# 74VHC273 Octal D-Type Flip-Flop

#### **Features**

- High Speed: f<sub>MAX</sub> = 165MHz (typ) at V<sub>CC</sub> = 5V
- Low power dissipation:  $I_{CC} = 4\mu A$  (max) at  $T_A = 25$ °C
- High noise immunity: V<sub>NIH</sub> = V<sub>NIL</sub> = 28% V<sub>CC</sub> (min)
- Power down protection is provided on all inputs
- Low noise: V<sub>OLP</sub> = 0.9V (max)
- Pin and function compatible with 74HC273
- Leadless DQFN Package

## **General Description**

The VHC273 is an advanced high speed CMOS Octal D-type flip-flop fabricated with silicon gate CMOS technology. It achieves the high speed operation similar to equivalent Bipolar Schottky TTL while maintaining the CMOS low power dissipation.

The register has a common buffered Clock (CP) which is fully edge-triggered. The state of each D input, one setup time before the LOW-to-HIGH clock transition, is transferred to the corresponding flip-flop's Q output. The Master Reset ( $\overline{\text{MR}}$ ) input will clear all flip-flops simultaneously. All outputs will be forced LOW independently of Clock or Data inputs by a LOW voltage level on the  $\overline{\text{MR}}$  input.

An input protection circuit insures that 0V to 7V can be applied to the inputs pins without regard to the supply voltage. This device can be used to interface 5V to 3V systems and two supply systems such as battery backup. This circuit prevents device destruction due to mismatched supply and input voltages.

## **Ordering Information**

| Order Number                | Package<br>Number        | Package Description                                                                         |
|-----------------------------|--------------------------|---------------------------------------------------------------------------------------------|
| 74VHC273M                   | M20B                     | 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide                  |
| 74VHC273SJ                  | M20D                     | 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide                               |
| 74VHC273BQ<br>(Preliminary) | MLP020B<br>(Preliminary) | 20-Terminal Depopulated Quad Very-Thin Flat Pack No Leads (DQFN), JEDEC MO-241, 2.5 x 4.5mm |
| 74VHC273MTC                 | MTC20                    | 20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide                 |

Surface mount packages are also available on Tape and Reel. Specify by appending the suffix letter "X" to the ordering number. Pb-Free package per JEDEC J-STD-020B.

## **Connection Diagrams**

Pin Assignments for PDIP, SOIC, SOP, and TSSOP



Pad Assignments for DQFN



(Top Through View)

## **Pin Descriptions**

| Pin Names                      | Description       |
|--------------------------------|-------------------|
| D <sub>0</sub> –D <sub>7</sub> | Data Inputs       |
| MR                             | Master Reset      |
| CP                             | Clock Pulse Input |
| Q <sub>0</sub> –Q <sub>7</sub> | Data Outputs      |

## **Logic Symbols**



#### **IEEE/IEC**



#### **Function Table**

| Operating     |    | Inputs | Outputs        |                |
|---------------|----|--------|----------------|----------------|
| Mode          | MR | СР     | D <sub>n</sub> | Q <sub>n</sub> |
| Reset (Clear) | L  | Х      | Х              | L              |
| Load '1'      | Н  |        | Н              | Н              |
| Load '0'      | Н  | ~      | L              | L              |

H = HIGH Voltage Level

L = LOW Voltage Level

X = Immaterial

∠ = LOW-to-HIGH Transition

## **Logic Diagram**



Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.

Figure 1.

## **Absolute Maximum Ratings**

Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only.

| Symbol           | Parameter                                | Rating                          |
|------------------|------------------------------------------|---------------------------------|
| V <sub>CC</sub>  | Supply Voltage                           | -0.5V to +7.0V                  |
| V <sub>IN</sub>  | DC Input Voltage                         | -0.5V to +7.0V                  |
| V <sub>OUT</sub> | DC Output Voltage                        | –0.5V to V <sub>CC</sub> + 0.5V |
| I <sub>IK</sub>  | Input Diode Current                      | –20mA                           |
| I <sub>OK</sub>  | Output Diode Current                     | ±20mA                           |
| I <sub>OUT</sub> | DC Output Current                        | ±25mA                           |
| I <sub>CC</sub>  | DC V <sub>CC</sub> /GND Current          | ±75mA                           |
| T <sub>STG</sub> | Storage Temperature                      | −65°C to +150°C                 |
| T <sub>L</sub>   | Lead Temperature (Soldering, 10 seconds) | 260°C                           |

# Recommended Operating Conditions<sup>(1)</sup>

The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to absolute maximum ratings.

| Symbol                          | Parameter                 | Rating                |
|---------------------------------|---------------------------|-----------------------|
| V <sub>CC</sub>                 | Supply Voltage            | 2.0V to +5.5V         |
| V <sub>IN</sub>                 | Input Voltage             | 0V to +5.5V           |
| V <sub>OUT</sub>                | Output Voltage            | 0V to V <sub>CC</sub> |
| T <sub>OPR</sub>                | Operating Temperature     | -40°C to +85°C        |
| t <sub>r</sub> , t <sub>f</sub> | Input Rise and Fall Time, |                       |
|                                 | $V_{CC} = 3.3V \pm 0.3V$  | 0ns/V ~ 100ns/V       |
|                                 | $V_{CC} = 5.0V \pm 0.5V$  | 0ns/V ~ 20ns/V        |

#### Note:

1. Unused inputs must be held HIGH or LOW. They may not float.

## **DC Electrical Characteristics**

|                 |                             |                     |                        |                       |                       |         | T <sub>A</sub> =      |                       |                       |       |
|-----------------|-----------------------------|---------------------|------------------------|-----------------------|-----------------------|---------|-----------------------|-----------------------|-----------------------|-------|
|                 |                             |                     | 25°C                   |                       |                       | -40°C t | o +85°C               | 1                     |                       |       |
| Symbol          | Parameter                   | V <sub>CC</sub> (V) | Cor                    | nditions              | Min.                  | Тур.    | Max.                  | Min.                  | Max.                  | Units |
| V <sub>IH</sub> | HIGH Level                  | 2.0                 |                        |                       | 1.50                  |         |                       | 1.50                  |                       | V     |
|                 | Input Voltage               | 3.0–5.5             |                        |                       | 0.7 x V <sub>CC</sub> |         |                       | 0.7 x V <sub>CC</sub> |                       |       |
| V <sub>IL</sub> | LOW Level Input             | 2.0                 |                        |                       |                       |         | 0.50                  |                       | 0.50                  | V     |
|                 | Voltage                     | 3.0-5.5             |                        |                       |                       |         | 0.3 x V <sub>CC</sub> |                       | 0.3 x V <sub>CC</sub> |       |
| V <sub>OH</sub> | HIGH Level                  | 2.0                 | $V_{IN} = V_{IH}$      | $I_{OH} = -50\mu A$   | 1.9                   | 2.0     |                       | 1.9                   |                       | V     |
|                 | Output<br>Voltage           | 3.0                 | or V <sub>IL</sub>     |                       | 2.9                   | 3.0     |                       | 2.9                   |                       |       |
|                 | Voltage                     | 4.5                 |                        |                       | 4.4                   | 4.5     |                       | 4.4                   |                       |       |
|                 |                             | 3.0                 |                        | $I_{OH} = -4mA$       | 2.58                  |         |                       | 2.48                  |                       |       |
|                 |                             | 4.5                 |                        | $I_{OH} = -8mA$       | 3.94                  |         |                       | 3.80                  |                       |       |
| V <sub>OL</sub> | LOW Level                   | 2.0                 |                        | $I_{OL} = 50\mu A$    |                       | 0.0     | 0.1                   |                       | 0.1                   | V     |
|                 | Output Voltage              | 3.0                 | or V <sub>IL</sub>     |                       |                       | 0.0     | 0.1                   |                       | 0.1                   |       |
|                 |                             | 4.5                 |                        |                       |                       | 0.0     | 0.1                   |                       | 0.1                   |       |
|                 |                             | 3.0                 |                        | I <sub>OL</sub> = 4mA |                       |         | 0.36                  |                       | 0.44                  |       |
|                 |                             | 4.5                 |                        | $I_{OL} = 8mA$        |                       |         | 0.36                  |                       | 0.44                  |       |
| I <sub>IN</sub> | Input Leakage<br>Current    | 0–5.5               | V <sub>IN</sub> = 5.5\ | or GND                |                       |         | ±0.1                  |                       | ±1.0                  | μA    |
| I <sub>CC</sub> | Quiescent<br>Supply Current | 5.5                 | $V_{IN} = V_{CC}$      | or GND                |                       |         | 4.0                   |                       | 40.0                  | μΑ    |

## **Noise Characteristics**

|                                 |                                                 |                     |                       | $T_A = 25^{\circ}C$ |        |       |
|---------------------------------|-------------------------------------------------|---------------------|-----------------------|---------------------|--------|-------|
| Symbol                          | Parameter                                       | V <sub>CC</sub> (V) | Conditions            | Тур.                | Limits | Units |
| V <sub>OLP</sub> <sup>(2)</sup> | Quiet Output Maximum<br>Dynamic V <sub>OL</sub> | 5.0                 | C <sub>L</sub> = 50pF | 0.6                 | 0.9    | V     |
| V <sub>OLV</sub> <sup>(2)</sup> | Quiet Output Minimum<br>Dynamic V <sub>OL</sub> | 5.0                 | C <sub>L</sub> = 50pF | -0.6                | -0.9   | V     |
| V <sub>IHD</sub> <sup>(2)</sup> | Minimum HIGH Level<br>Dynamic Input Voltage     | 5.0                 | C <sub>L</sub> = 50pF |                     | 3.5    | V     |
| V <sub>ILD</sub> <sup>(2)</sup> | Maximum LOW Level<br>Dynamic Input Voltage      | 5.0                 | C <sub>L</sub> = 50pF |                     | 1.5    | V     |

#### Note:

2. Parameter guaranteed by design.

#### **AC Electrical Characteristics**

|                                     |                                  |                     |              |                        | Т    | ' <sub>A</sub> = 25° | С    |      | -40°C<br>85°C |       |
|-------------------------------------|----------------------------------|---------------------|--------------|------------------------|------|----------------------|------|------|---------------|-------|
| Symbol                              | Parameter                        | V <sub>CC</sub> (V) | Co           | nditions               | Min. | Тур.                 | Max. | Min. | Max.          | Units |
| f <sub>MAX</sub>                    | Maximum Clock                    | 3.3 ± 0.3           |              | C <sub>L</sub> = 15pF  | 75   | 120                  |      | 65   |               | MHz   |
|                                     | Frequency                        |                     |              | $C_L = 50pF$           | 50   | 75                   |      | 45   |               |       |
|                                     |                                  | 5.0 ± 0.5           |              | C <sub>L</sub> = 15pF  | 120  | 165                  |      | 100  |               | MHz   |
|                                     |                                  |                     |              | $C_L = 50pF$           | 80   | 110                  |      | 70   |               |       |
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation Delay                | 3.3 ± 0.3           |              | C <sub>L</sub> = 15pF  |      | 8.7                  | 13.6 | 1.0  | 16.0          | ns    |
|                                     | Time (CK – Q)                    |                     |              | $C_L = 50pF$           |      | 11.2                 | 17.1 | 1.0  | 19.5          |       |
|                                     |                                  | 5.0 ± 0.5           |              | C <sub>L</sub> = 15pF  |      | 5.8                  | 9.0  | 1.0  | 10.5          | ns    |
|                                     |                                  |                     |              | C <sub>L</sub> = 50pF  |      | 7.3                  | 11.0 | 1.0  | 12.5          |       |
| t <sub>PHL</sub>                    | Propagation Delay                | 3.3 ± 0.3           |              | C <sub>L</sub> = 15pF  |      | 8.9                  | 13.6 | 1.0  | 16.0          | ns    |
|                                     | Time (MR – Q)                    |                     |              | $C_L = 50pF$           |      | 11.4                 | 17.1 | 1.0  | 19.5          |       |
|                                     |                                  | 5.0 ± 0.5           |              | C <sub>L</sub> = 15pF  |      | 5.2                  | 8.5  | 1.0  | 10.0          | ns    |
|                                     |                                  |                     |              | $C_L = 50pF$           |      | 6.7                  | 10.5 | 1.0  | 12.0          |       |
| t <sub>OSLH</sub> ,                 | Output to Output                 | 3.3 ± 0.3           | (3)          | $C_L = 50pF$           |      |                      | 1.5  |      | 1.5           | ns    |
| t <sub>OSHL</sub>                   | Skew                             | 5.0 ± 0.5           |              | C <sub>L</sub> = 50pF  |      |                      | 1.0  |      | 1.0           |       |
| C <sub>IN</sub>                     | Input Capacitance                |                     | $V_{CC} = C$ | V <sub>CC</sub> = Open |      | 4.0                  | 10.0 |      | 10.0          | pF    |
| C <sub>PD</sub>                     | Power Dissipation<br>Capacitance |                     | (4)          |                        |      | 31                   |      |      |               | pF    |

#### Notes:

- 3. Parameter guaranteed by design  $t_{OSLH} = |t_{PLH} max t_{PLH} min|$ ;  $t_{OSHL} = |t_{PHL} max t_{PHL} min|$ .
- 4. C<sub>PD</sub> is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained from the equation: I<sub>CC</sub> (opr.) = C<sub>PD</sub> V<sub>CC</sub> f<sub>IN</sub> + I<sub>CC</sub> / 8 (per F/F). The total C<sub>PD</sub> when n pieces of the Flip-Flop operates can be calculated by the equation: C<sub>PD</sub> (total) = 22 + 9n.

## **AC Operating Requirements**

|                    |                           |                                    | T <sub>A</sub> = | 25°C | T <sub>A</sub> = -40°C to +85°C |       |
|--------------------|---------------------------|------------------------------------|------------------|------|---------------------------------|-------|
| Symbol             | Parameter                 | V <sub>CC</sub> (V) <sup>(5)</sup> | Тур.             | Gua  | ranteed Minimum                 | Units |
| $t_W(L), t_W(H)$   | Minimum Pulse Width (CK)  | 3.3                                |                  | 5.5  | 6.5                             | ns    |
|                    |                           | 5.0                                |                  | 5.0  | 5.0                             |       |
| t <sub>W</sub> (L) | Minimum Pulse Width (MR)  | 3.3                                |                  | 5.0  | 6.0                             | ns    |
|                    |                           | 5.0                                |                  | 5.0  | 5.0                             |       |
| t <sub>S</sub>     | Minimum Setup Time        | 3.3                                |                  | 5.5  | 6.5                             | ns    |
|                    |                           | 5.0                                |                  | 4.5  | 4.5                             |       |
| t <sub>H</sub>     | Minimum Hold Time         | 3.3                                |                  | 1.0  | 1.0                             | ns    |
|                    |                           | 5.0                                |                  | 1.0  | 1.0                             |       |
| t <sub>REC</sub>   | Minimum Removal Time (MR) | 3.3                                |                  | 2.5  | 2.5                             | ns    |
|                    |                           | 5.0                                |                  | 2.0  | 2.0                             |       |

#### Note:

5.  $V_{CC}$  is 3.3  $\pm$  0.3V or 5.0  $\pm$  0.5V

## **Tape and Reel Specification**

#### **Tape Format for DQFN**

| Package<br>Designator | Tape<br>Section    | Number<br>Cavities | Cavity<br>Status | Cover Tape<br>Status |
|-----------------------|--------------------|--------------------|------------------|----------------------|
| BQ                    | Leader (Start End) | 125 (typ.)         | Empty            | Sealed               |
|                       | Carrier            | 2500/3000          | Filled           | Sealed               |
|                       | Trailer (Hub End)  | 75 (typ.)          | Empty            | Sealed               |

#### **Tape Dimensions**

Dimensions are in millimeters unless otherwise noted.



**DIMENSIONS ARE IN MILLIMETERS** 

#### NOTES: unless otherwise specified

- 1. Cummulative pitch for feeding holes and cavities (chip pockets) not to exceed 0.008[0.20] over 10 pitch span.
- 2. Smallest allowable bending radius.
- 3. Thru hole inside cavity is centered within cavity.
- 4. Tolerance is  $\pm 0.002[0.05]$  for these dimensions on all 12mm tapes.
- 5. Ao and Bo measured on a plane 0.120[0.30] above the bottom of the pocket.
- 6. Ko measured from a plane on the inside bottom of the pocket to the top surface of the carrier.
- $7.\ Pocket\ position\ relative\ to\ sprocket\ hole\ measured\ as\ true\ position\ of\ pocket.\ Not\ pocket\ hole.$
- 8. Controlling dimension is millimeter. Diemension in inches rounded.

Figure 2.

## Tape and Reel Specification (Continued)

#### **Reel Dimensions for DQFN**

Dimensions are in inches (millimeters) unless otherwise noted.



| Tape Size | Α     | В      | С       | D       | N     | W1     | W2     |
|-----------|-------|--------|---------|---------|-------|--------|--------|
| 12mm      | 13.0  | 0.059  | 0.512   | 0.795   | 7.008 | 0.488  | 0.724  |
|           | (330) | (1.50) | (13.00) | (20.20) | (178) | (12.4) | (18.4) |

Figure 3.

## **Physical Dimensions**

Dimensions are in inches (millimeters) unless otherwise noted.







Figure 4. 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide Package Number M20B

## Physical Dimensions (Continued)

Dimensions are in millimeters unless otherwise noted.





#### LAND PATTERN RECOMMENDATION

SEE DETAIL A





DIMENSIONS ARE IN MILLIMETERS

### NOTES:

- A. CONFORMS TO EIAJ EDR-7320 REGISTRATION, ESTABLISHED IN DECEMBER, 1998.

  B. DIMENSIONS ARE IN MILLIMETERS.

  C. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH, AND TIE BAR EXTRUSIONS.



M20DREVC

Figure 5. 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide Package Number M20D

## Physical Dimensions (Continued)

Dimensions are in millimeters unless otherwise noted.



0.18-0.30

#### NOTES:

A. CONFORMS TO JEDEC REGISTRATION MO-241, VARIATION AC

BOTTOM VIEW

- B. DIMENSIONS ARE IN MILLIMETERS.
- C. DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 1994

MLP020BrevA

Figure 6. 20-Terminal Depopulated Quad Very-Thin Flat Pack No Leads (DQFN), JEDEC MO-241, 2.5 x 4.5mm Package Number MLP020B (Preliminary)

## Physical Dimensions (Continued)

Dimensions are in millimeters unless otherwise noted.







DIMENSIONS ARE IN MILLIMETERS

#### NOTES:

- A. CONFORMS TO JEDEC REGISTRATION MD-153, VARIATION AC, REF NOTE 6, DATE 7/93.
- B. DIMENSIONS ARE IN MILLIMETERS.
- C. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLDS FLASH, AND TIE BAR EXTRUSIONS.
- D. DIMENSIONS AND TOLERANCES PER ANSI Y14.5M, 1982.



SEE DETAIL A

DETAIL A

MTC20REVD1

Figure 7. 20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide Package Number MTC20





#### **TRADEMARKS**

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

ACEx® TinyLogic<sup>®</sup> HiSeC™ Programmable Active Droop™ Across the board. Around the world.™ QFĔT<sup>®</sup> TINYOPTO™ i-Lo™  $\mathsf{Q}\mathsf{S}^{\scriptscriptstyle\mathsf{TM}}$ ActiveArray™ ImpliedDisconnect™ TinyPower™ TinyWire™ Bottomless™ IntelliMAX™ QT Optoelectronics™ Build it Now™ Quiet Series™ TruTranslation™ ISOPLANAR™ μSerDes™ CoolFET™ MICROCOUPLER™ RapidConfigure™ CROSSVOLT™ RapidConnect™ **UHC®** MicroPak™  $\mathsf{CTL^{\mathsf{TM}}}$ UniFET™ MICROWIRE™ ScalarPump™ Current Transfer Logic™ VCX™ SMART START™  $MSX^{\text{TM}}$ DOME™ SPM® Wire™ MSXPro™

E<sup>2</sup>CMOS™  $\mathsf{STEALTH}^{\mathsf{TM}}$  $OCX^{TM}$ EcoSPARK® SuperFET™ OCXPro™ EnSigna™ OPTOLOGIC® SuperSOT™-3 FACT Quiet Series™ **OPTOPLANAR®** SuperSOT™-6 FACT<sup>®</sup> SuperSOT™-8 PACMAN™  $\mathsf{FAST}^{^{\circledR}}$ SyncFET™ РОР™ FASTr™  $\mathsf{TCM}^\mathsf{TM}$ Power220®

FPS™ Power247® The Power Franchise®

FRFET® PowerEdge™

#### **DISCLAIMER**

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

#### As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### **PRODUCT STATUS DEFINITIONS**

#### **Definition of Terms**

| Datasheet Identification | Product Status         | Definition                                                                                                                                                                                               |
|--------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                       |
| Preliminary              | First Production       | This datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. |
| No Identification Needed | Full Production        | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design.                                                   |
| Obsolete                 | Not In Production      | This datasheet contains specifications on a product that has been discontinued by Fairchild Semiconductor. The datasheet is printed for reference information only.                                      |

Rev. I24