

# 24 BIT SERIAL INTERFACE DIGITAL CONTROLLER

#### **APPLICATIONS**

- Operate in conjunction with ALD500/ALD500R Precision analog signal processors
- High accuracy DC voltage measurement functions
- Portable battery operated instruments
- PC-based software control or stand-alone operation (without other processors or PC)
- Serial digital output interface to other microprocessors or microcontrollers

### **GENERAL DESCRIPTION**

The ALD521D is a digital controller designed to interface to the ALD500 or ALD500R integrating dual slope analog processors as a chip set for building a precision analog-to-digital converter. With the ALD521D and ALD500R, together with a few external capacitors and resistors, a precision Analog to Digital converter with auto zero and auto-polarity can be implemented.

The ALD521D can operate in either a stand-alone mode or in an external microprocessor control mode. In the stand-alone mode, the ALD521D can either making continuous measurements or a single measurement. Under external microprocessor control, the ALD521D can directly interact with a PC under PC software control via a standard parallel printer port with no other components, or it can also communicate with other microcontrollers serially.

The ALD500/ALD500R analog processors consist of on-chip digital control circuitry to accept control inputs, integrating buffer amplifiers, analog switches, and voltage comparators. It functions in four operating modes, or phases, namely auto zero, integrate, deintegrate, and integrator zero phases. At the end of a conversion, the comparator output goes from high to low when the integrator crosses zero during deintegration. ALD500 analog processors also provide direct logic interface to CMOS logic families.

#### **ORDERING INFORMATION**

| <b>Operating Te</b><br>0°C to +70°C | emperature Range *<br>0°C to +70°C        |
|-------------------------------------|-------------------------------------------|
| 18-Pin<br>Plastic Pin<br>Package    | 18-Pin<br>Small Outline<br>Package (SOIC) |
| ALD521DPD                           | ALD521DSD                                 |

#### FEATURES AND BENEFITS

- Low cost, simple functionality
- · PC parallel printer port interface standard
- Support resolution up to 23 binary bits + sign polarity bit
- Easy to use to acquire up to 23 bit linearity and noise performance
- · Integration time can be set by the user
- Easy user evaluation and setting of conversion parameters
- Low power dissipation 4 mA typical including crystal oscillator
- On-chip Crystal Oscillator Circuit
- Two way asynchronous handshake data transfer
- · Conversion speed versus resolution trade-off
- Power down (sleep mode) control input to power down to 2 μA
- Chip Select control input
- High impedance DV, Dout and Sclk when chip not selected
- Single 3 V to 5 V power supply

#### **PIN CONFIGURATION**



\* Contact factory for industrial temperature range

© 2000 Advanced Linear Devices, Inc., 415 Tasman Drive, Sunnyvale, California 94089-1706, Tel: (408) 747-1155, Fax: (408) 747-1286 http://www.aldinc.com

# **GENERAL DESCRIPTION (cont'd)**

The ALD521D implements all the four phases of the ALD500 or ALD500R, namely auto zero, integrate, deintegrate, and integrator zero phases. It also provides direct logic interface to CMOS logic families. The ALD521D operates from an external clock or its internal oscillator circuit along with an external crystal. The internal system clock of the ALD521D runs at a divide by 4 rate of the crystal or external clock frequency.

A Data Valid  $(\overline{DV})$  low output during the auto zero phase indicates when a 24 bit data word is available for output while during the other phases  $\overline{DV}$  remains in logical 1 state.

The ALD521D has control input pins for power down (PWRUP), Chip Select ( $\overline{CS}$ ) and Integration time selection (S1, S2 and S3). These pins can all be interfaced directly to any 5V CMOS logic or microcontroller. They can also be connected to a PC parallel printer port directly. When not used, or if no programming control is desired, these pins can be wired directly to their respective desired logic state, either V+ or DGND (Ground).

Upon power on, the ALD521D initiates a power-on initialization cycle and resets all internal counters and registers. Then it check the status of the PWRUPpin. A logical 0 on PWRUP power up the ALD521D and a logical 1 on PWRUP power down the ALD521D. If the ALD521D detects a logical 1 state on the PWRUP pin, it in turn powers down the ALD500R to save power during non-active period. At the same time, the crystal oscillator circuit of the ALD521D and the ALD500R is less than 28  $\mu$ A. To start and power up the ALD521D again, simply put a logical 0 on PWRUP. An external microcontroller can therefore use this pin to control the ALD521D power-on

status. If power down feature is not used, then the PWRUP pin must be grounded to leave the ALD521D in continuously power-on mode.

Chip Select ( $\overline{CS}$ ) enable selection of the ALD521D controller when this pin is at logical 0 ( $\overline{CS}$  Input = GND). When not selected, when the  $\overline{CS}$  pin is at logical 1, the ALD521D places the  $\overline{DV}$ , DOUT and SCLK pins in high impedance mode. Multiple ALD521D devices can have these three pins wired in parallel to a same external controller. When data is required from a specific ALD521D, it is selected by having its  $\overline{CS}$  pin set at logical 0 state. The external controller can send CS to only one ALD521D during each conversion cycle. The  $\overline{CS}$  must be valid for the duration of at least one complete conversion cycle in order for the measurement data to be valid. From an external controller,  $\overline{CS}$  can be generated by a latched output pin.

# SELECTING INTEGRATION TIME

For maximum 50/60 cycle line power noise rejection, Integration time tINT must be picked as a multiple of the period of line power frequency. For example, tINT times of 16.667 msec, 33.333 msec, 66.667 msec, 100 msec, 200 msec and 300 msec maximize 60 Hz line power noise rejection; and 20 msec, 50 msec, 100 msec, 200 msec and 300 msec maximize 50 Hz line power noise rejection. In general, the longer the integration time, the better the noise rejection of the line power noise, but it also takes longer to complete a conversion cycle. A default recommended integration time of 100 msec offer the best tradeoff between noise performance, conversion time and 50/60 cycle line power noise rejection. The 100 msec integration time also offers the benefit of being universally optimal for both 50 cycle line power noise rejection and 60 cycle line power noise rejection.

| SELECTIONS<br>PINS | S1<br>[18] | S2<br>[1] | S3<br>[2] | INTEGRATION TIME | APPROXIMATE<br>CONVERSION/SECOND | NUMBER OF<br>AC CYCLES |
|--------------------|------------|-----------|-----------|------------------|----------------------------------|------------------------|
|                    | 0          | 0         | 0         | 16.667ms         | 15                               | 1                      |
|                    | 0          | 0         | 1         | 33.333ms         | 8                                | 2                      |
|                    | 0          | 1         | 0         | 50.000ms         | 5                                | 3                      |
|                    | 0          | 1         | 1         | 66.667ms         | 4                                | 4                      |
|                    | 1          | 0         | 0         | 100.000 ms       | 3                                | 6                      |
|                    | 1          | 0         | 1         | 166.667 ms       | 2                                | 10                     |
|                    | 1          | 1         | 0         | 200.000 ms       | 1                                | 12                     |
|                    | 1          | 1         | 1         | 300.000 ms       | 1                                | 18                     |

#### ALD521D PIN CONFIGURATION FOR DIFFERENT INTEGRATION TIMES

Note:"0" = GND; "1" = V+

# ABSOLUTE MAXIMUM RATINGS

| Supply voltage, V <sup>+</sup>             | +7.0V                         |
|--------------------------------------------|-------------------------------|
| Differential input voltage range           | -0.3V to V <sup>+</sup> +0.3V |
| Power dissipation                          | 600 mW                        |
| Operating temperature range PD, SD package | 0°C to +70°C                  |
| Storage temperature range                  | -65°C to +150°C               |
| Lead temperature, 10 seconds               | +260°C                        |

# OPERATING ELECTRICAL CHARACTERISTICS $T_A = 25^{\circ}C$ V+ = +5V unless otherwise specified

| Symbol                                        | Min                                                                                                                                                | Тур                                                                                                                                              | Max                                                                                                                                                                                                          | Unit                                                                                                                                                                                                                           | Test Conditions                                                                                                                                                                                                                                                                                                                 |
|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V+<br>I <sub>DD</sub>                         | 3                                                                                                                                                  | 5<br>4.0                                                                                                                                         | 5.5<br>6.8                                                                                                                                                                                                   | V<br>mA                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                 |
| VIL<br>VIH<br>IIL                             | -0.3<br>3.5<br>-10                                                                                                                                 |                                                                                                                                                  | 1.0<br>5.3<br>10                                                                                                                                                                                             | V<br>V<br>μΑ                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                 |
| VoL<br>VoH<br>t <sub>R</sub> , t <sub>F</sub> | 3.6                                                                                                                                                | 0.2<br>4.8<br>25                                                                                                                                 | 0.8<br>125                                                                                                                                                                                                   | V<br>V<br>nsec                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                 |
| fx⊤∟<br>fosc                                  |                                                                                                                                                    | 3.6864                                                                                                                                           | 4.0<br>4.0                                                                                                                                                                                                   | MHz<br>MHz                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                 |
| t₽U<br>tCS<br>tCD                             | 1.1<br>1                                                                                                                                           | 36                                                                                                                                               |                                                                                                                                                                                                              | msec<br>μsec<br>Conv. Cycle                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                 |
| t <sub>DV</sub><br>t⊤O                        | 18                                                                                                                                                 |                                                                                                                                                  | 5.5                                                                                                                                                                                                          | μsec<br>msec                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                 |
| <sup>t</sup> DOUT<br>tSC<br>tDNV<br>tINT      | 11<br>16.666                                                                                                                                       | 15                                                                                                                                               | 500<br>25<br>300                                                                                                                                                                                             | nsec<br>μsec<br>μsec<br>msec                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                 |
| tintz<br>t <sub>AZ</sub>                      |                                                                                                                                                    | 2<br>t <sub>INT</sub>                                                                                                                            |                                                                                                                                                                                                              | msec<br>msec                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                 |
|                                               | V+<br>IDD<br>VIL<br>VIH<br>IIL<br>VOL<br>VOH<br>tR, tF<br>fXTL<br>fOSC<br>tPU<br>tCS<br>tCD<br>tDV<br>tTO<br>tDOUT<br>tSC<br>tDNV<br>tINT<br>tINTZ | V+ 3   VIL -0.3   VIH 3.5   IL -10   VOL -10   VOH 3.6   tR, tF 3.6   fXTL fosc   fxTL 1   tcs 1.1   tDV 18   tDV 18   tDV 16.666   tINTZ 16.666 | V+ 3 5   IDD -0.3 4.0   VIL -0.3 5   VIH 3.5 -10   VOL -10 -0.3   VOL 3.6 4.8   VOH 3.6 0.2   VOH 3.6 4.8   tR, tF 3.6864 25   fXTL 1.1 36   tCD 1.1 36   tCD 1.1 1   tDV 18 1   tDOUT 11 15   tINT 16.666 2 | V+ 3 5 5.5   IDD -0.3 4.0 5   VIL -0.3 1.0 5.3   VIL -10 10 5.3   VIL -10 0.2 0.8   VOL 3.6 4.8 125   fXTL 3.6 4.8 125   fXTL 3.6864 4.0   tcs 1.1 36 4.0   tcs 1.1 1 5.5   tDV 18 5.5 500   tcs 11 15 300   tINT 16.666 2 300 | V+ 3 5 5.5 V   VIL -0.3 1.0 V   VIH 3.5 1.0 V   IL -0.3 1.0 V   VIH 3.5 10 V   IL -0.3 10 V   VIH 3.5 10 V   VIH 3.6 0.2 0.8 V   VOL 3.6 4.8 125 nsec   fxTL fosc 3.6864 4.0 MHz   fosc 1.1 36 4.0 MHz   tcs 1.1 1 36 4.0 MHz   tcs 1.1 1 36 4.0 MHz   tpv 18 5.5 msec psec   topv 16.666 15 300 msec   tint 16.666 2 msec msec |

<sup>1</sup> Chip Select Delay time (t<sub>CD</sub>) may be as short as 7 μsec, if start of auto zero phase cycle time could be determined. For asynchoronous operation, t<sub>CD</sub> must be for a minimum of one complete conversion cycle to assure synchronization to start of auto zero phase cycle time.

<sup>2</sup> These are typical practical limits for Integration time. Lower Integration time than the minimum allows more conversion cycles per second at reduced count resolution. Higher Integration time increases count resolution, but requires increased capacitor value and lowered number of conversion cycles per second. Deintegration time depends on selection of full scale input range, integration capacitor value and voltage reference.

<sup>3</sup> ESD Sensitive Device. Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to device and may affect device reliability.

### SERIAL DATA TRANSFER

The ALD521D has an internal 23 bit binary counter that can be clocked out serially at the end of an analog conversion cycle, or conversion, in an asynchronous handshake mode with an external processor. The ALD521D also determines the sign bit for the ALD500R where a logic 1 is a positive sign and a logic 0 is a negative sign. This sign bit is the 24th bit being sent out by the ALD521D.

At the end of each conversion, the ALD521D transmits a 24 bit serial word which requires an external processor to send in 24 serial clock pulses. This 24 bit serial word consists of content from the 23 bit binary counter with MSB as the first bit, LSB the 23rd bit, followed by a sign bit as the last bit. A transition of DV from a high to low state signals a completed conversion and readiness for the start of the serial data transfer.

During a conversion, the ALD521D maintains  $\overline{\text{DV}}$  in a high or logic 1 state. When it completes a conversion , the ALD521D sets the  $\overline{\text{DV}}$  to low. Simultaneously, the ALD521D puts the first bit of the 24 bit binary word (MSB bit) on Dout. For this first serial bit out, an external processor has a maximum of 5.5 msec to read the data on Dout and send a serial clock pulse back to the ALD521D. This serial clock consists of a high to low transition followed by a low to high transistion on  $\underline{\text{ScLk.}}$ . When the ALD521D receives an external serial clock on  $\underline{\text{ScLk.}}$ , it resets the DV to a high logic 1 state. In addition, it internally clocks the next serial bit onto Dout and sets the DV to a low state again.

Similarly, the ALD521D asynchronously transfers the remainder of the 24 bit serial word to the external processor. When all 24 serial bits have been clocked out, the ALD521D resets the  $\overline{\text{DV}}$  to a high state, and starts the integration phase of the conversion. It keeps  $\overline{\text{DV}}$  high for the remainder four phases of the conversion cycle.

For an external processor to interface to the ALD521D, it needs a minimum of 2 input pins and one output pin dedicated for the task. The ALD521D has DV (data valid), and Dout (data out) as outputs and SCLK (serial input clock) as input. The external processor can use either an interrupt or data input for the interface to DV. After the ALD521D sends the first DV high to low transition, it waits for a maximum of 5.5 milliseconds for an external serial clock at the SCLK input. If an external serial clock is not received during that time, the ALD521D times out internally, sets the DV to a high state, and starts a new conversion. For example, if a conversion cycle is equal to 200 msec., DV will not be valid until 200 msec. later. The external processor can read DV as an interrupt to begin clocking the 24 bit data. The external processor can also sample DV as a data input or it can synchronize to the A and B outputs of the ALD521D to determine when the next serial word becomes available.

#### **INTERFACE TO ALD500R**

The ALD521D has A and B outputs that control the four conversion phases of the ALD500/ALD500R and has Cout as an input from the ALD500/ALD500R. Note that Cout of the ALD500/ALD500R must be connected to pin 3 and pin 8 of the ALD521D.

Advanced Linear Devices

→ <sub>tpu</sub> →



# ALD521D TIMING DIAGRAM (Not to Scale)

