# intersil

NOT RECOMMENDED FOR NEW DESIGNS RECOMMENDED REPLACEMENT PART ISL7884XARH, ISL7884XAEH

# Single Event Radiation Hardened High Speed, Current Mode PWM

# IS-1845ASRH, IS-1845ASEH



The IS-1845ASRH, IS-1845ASEH are designed to be used in switching power supplies operating in currentmode. The rising edge of the on-chip oscillator turns on the output. Turn-off

is controlled by the current sense comparator and occurs when the sensed current reaches a peak controlled by the error amplifier.

Constructed with Intersil's Rad Hard Silicon Gate (RSG) dielectrically isolated BiCMOS process, these devices are immune to single event latch-up and have been specifically designed to provide a high level of immunity to single event transients. All specified parameters are guaranteed and tested for 300krad(Si) total dose performance at a high dose rate and 50krad(Si) total dose at a low dose rate.

Detailed Electrical Specifications for these devices are contained in the SMD <u>5962-01509</u>. A "hot-link" is also provided on our website for downloading the SMD.

### **Features**

- Electrically Screened to DSCC SMD # <u>5962-01509</u>
- QML Qualified per MIL-PRF-38535 Requirements
- Radiation Environment
- SEL Immune ...... Dielectrically Isolated
- SEU Cross-Section at 89MeV/mg/cm  $^2\ldots\ldots$  5 x  $10^{-6}\text{cm}^2$
- Low Start-up Current ...... 100µA (Typ)
- Supply Voltage Range ..... 12V to 20V
- High Output Drive..... 1A (Peak, Typ)
- Undervoltage Lockout ..... 8.8V Start (Typ), 8.2V Stop (Typ)

# **Applications**

- Current-Mode Switching Power Supplies
- Control of High Current FET Drivers
- Motor Speed and Direction Control

# **Pin Configurations**



#### NOTES:

- 1. Grounding the COMP pin does not inhibit the output. The output may be inhibited by applying >1.2V to the ISENSE pin.
- 2. This part should be operated with  $C_t = 3.3nF$  and  $R_t = 10k$  timing components only.

1

# **Ordering Information**

| ORDERING NUMBER    | INTERNAL<br>MKT. NUMBER | TEMP. RANGE<br>(°C) | PACKAGE        | PKG.<br>DWG. # |
|--------------------|-------------------------|---------------------|----------------|----------------|
| 5962F0150901V9A    | ISO-1845ASRH-Q          | -50 to +125         |                |                |
| 5962F0150902V9A    | ISO-1845ASEH-Q          | -50 to +125         |                |                |
| S0-1845ASRH/Sample | IS0-1845ASRH/Sample     | -50 to +125         |                |                |
| 5962F0150901VPC    | IS7-1845ASRH-Q          | -50 to +125         | 8 Ld SBDIP     | D8.3           |
| 5962F0150902VPC    | IS7-1845ASEH-Q          | -50 to +125         | 8 Ld SBDIP     | D8.3           |
| 5962F0150901VPC    | IS7-1845ASRH-QS9000     | -50 to +125         | 8 Ld SBDIP     | D8.3           |
| 5962F0150901QPC    | IS7-1845ASRH-8          | -50 to +125         | 8 Ld SBDIP     | D8.3           |
| 5962F0150901QPC    | IS7-1845ASRH-8S9000     | -50 to +125         | 8 Ld SBDIP     | D8.3           |
| 5962F0150901VXC    | IS9-1845ASRH-Q          | -50 to +125         | 18 Ld Flatpack | K18.B          |
| 5962F0150902VXC    | IS9-1845ASEH-Q          | -50 to +125         | 18 Ld Flatpack | K18.B          |
| 5962F0150901VXC    | IS9-1845ASRH-QS9000     | -50 to +125         | 18 Ld Flatpack | K18.B          |
| 5962F0150901QXC    | IS9-1845ASRH-8          | -50 to +125         | 18 Ld Flatpack | K18.B          |
| S7-1845ASRH/Proto  | IS7-1845ASRH/Proto      | -50 to +125         | 8 Ld SBDIP     | D8.3           |
| S9-1845ASRH/Proto  | IS9-1845ASRH/Proto      | -50 to +125         | 18 Ld Flatpack | K18.3          |

# **Typical Performance Curves**





# **Die Characteristics**

#### **DIE DIMENSIONS**

3090µm x 4080µm (121.6 mils x 159.0 mils) Thickness: 483µm ± 25.4µm (19 mils ± 1 mil)

#### **INTERFACE MATERIALS**

#### Glassivation

Type: Phosphorus Silicon Glass (PSG) Thickness: 8.0kA ± 1.0kA

#### **Top Metallization**

Type: AlSiCu Thickness: 16.0kA ± 2kA

#### Substrate

Radiation Hardened Silicon Gate, Dielectric Isolation

#### **Backside Finish**

Silicon

#### ASSEMBLY RELATED INFORMATION

#### **Substrate Potential**

Unbiased (DI)

#### **ADDITIONAL INFORMATION**

## Worst Case Current Density

 $<2.0 \text{ x } 10^{5} \text{ A/cm}^{2}$ 

#### **Transistor Count**

582

### **Metallization Mask Layout**



#### NOTES:

- 3. Both the GND pads must be bonded to ground.
- 4. The OUT double-sized bond pad must be double bonded for current sharing purposes.
- 5. The OSCGND double-sized bond pad must be double bonded to ground for current sharing purposes.

For additional products, see www.intersil.com/product\_tree

Intersil products are manufactured, assembled and tested utilizing ISO9000 quality systems as noted in the quality certifications found at <u>www.intersil.com/design/quality</u>

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com